# INTEGRATED CIRCUITS

# DATA SHEET



# PCF8563 Real-time clock/calendar

Objective specification
File under Integrated Circuits, IC16





# **PCF8563**

### **FEATURES**

- Provides year, month, day, weekday, hours, minutes, seconds based on 32.768 kHz quartz crystal
- · Century flag
- Wide clock operating voltage: 1.0 5.5 V
- Low back-up current typical 0.25 μA @ 3.0 V, 25 °C
- 400 kHz two-wire I<sup>2</sup>C interface (1.8 5.5 V)
- Programmable clock output for peripheral devices (32.768 kHz, 1024 Hz, 32 Hz, 1 Hz)
- · Alarm and timer functions
- · Low-voltage detector
- · Integrated oscillator capacitor
- · Internal power-on reset
- I2C slave address: read A3h, write A2h
- · Open drain interrupt pin.

### **APPLICATIONS**

- · Mobile telephones
- · Portable instruments
- Fax machines
- Battery powered products.



### **GENERAL DESCRIPTION**

The PCF8563 is a CMOS real-time clock/calendar optimized for low power consumption. A programmable clock output, interrupt output and voltage low detector are also provided. All address and data are transferred serially via a two-line bidirectional I<sup>2</sup>C bus. Maximum bus speed is 400 kbit/sec. The built-in word address register is incremented automatically after each written or read data byte.

### **QUICK REFERENCE DATA**

| SYMBOL           | PARAMETER                     | CONDITIONS                                                            | MIN. | MAX. | UNIT |
|------------------|-------------------------------|-----------------------------------------------------------------------|------|------|------|
| $V_{DD}$         | Supply voltage operating mode | I <sup>2</sup> C bus active –40 to +85 °C                             | 1.8  | 5.5  | V    |
|                  |                               | Clock operating, 25 °C                                                | 1.0  | 5.5  | V    |
| I <sub>DD</sub>  | Supply current                | f <sub>SCL</sub> = 100 kHz                                            | _    | 200  | μΑ   |
|                  | (Timer and CLKOUT disabled)   | f <sub>SCL</sub> = 400 kHz                                            | _    | 800  | μΑ   |
|                  |                               | f <sub>SCL</sub> = 0 Hz: V <sub>DD</sub> = 5 V, 25 °C                 | _    | 1.0  | μΑ   |
|                  |                               | $f_{SCL} = 0 \text{ Hz: } V_{DD} = 2 \text{ V, } 25 ^{\circ}\text{C}$ | _    | 0.75 | μΑ   |
| T <sub>AMB</sub> | Operating ambient temperature |                                                                       | -40  | +85  | °C   |
| T <sub>STG</sub> | Storage temperature           |                                                                       | -55  | +125 | °C   |

# ORDERING INFORMATION

| TYPE     |                     | PACKAGE                                                   |         |  |  |  |
|----------|---------------------|-----------------------------------------------------------|---------|--|--|--|
| NUMBER   | NAME DESCRIPTION VE |                                                           |         |  |  |  |
| PCF8563P | DIP8                | plastic dual in-line package; 8 leads (300 mil)           | SOT97-1 |  |  |  |
| PCF8563T | SO8                 | plastic small outline package; 8 leads; body width 3.9 mm | SOT96-1 |  |  |  |

# Real-time clock/calendar

PCF8563

# **BLOCK DIAGRAM**



# PINNING INFORMATION

### Pin description

| SYMBOL   | PIN | DESCRIPTION                              |
|----------|-----|------------------------------------------|
| OSCI     | 1   | Oscillator input                         |
| osco     | 2   | Oscillator output                        |
| ĪNT      | 3   | Open drain interrupt output (active LOW) |
| $V_{SS}$ | 4   | Ground                                   |
| SDA      | 5   | Serial data I/O                          |
| SCL      | 6   | Serial clock input                       |
| CLKOUT   | 7   | Clock output                             |
| $V_{DD}$ | 8   | Positive supply                          |

# **Pinning**



# Real-time clock/calendar

PCF8563

### **FUNCTIONAL DESCRIPTION**

The PCF8563 contains sixteen 8-bit registers with an auto-incrementing address register, an on-chip 32.768 kHz oscillator with one integrated capacitor, a frequency divider which provides the source clock for the real time clock (RTC), a programmable clock output, a timer, an alarm, a voltage-low detector and a 400 kHz I<sup>2</sup>C bus interface.

All 16 registers are designed as addressable 8-bit parallel registers although not all bits are implemented. The first two registers (memory address 00, 01) are used as control and/or status registers. The memory addresses 02 through 08 are used as counters for the clock function (seconds up to year counters). Address locations 09 through 0C contain alarm registers which define the conditions for an alarm. Address 0D controls the CLKOUT output frequency. 0E and 0F are the timer control and timer registers, respectively.

The seconds, minutes, hours, days, weekdays, months, years as well as the minute alarm, hour alarm, day alarm and weekday alarm registers are all coded in BCD format.

When one of the RTC registers is read the contents of all counters are frozen. Therefore, faulty reading of the clock/calendar during a carry condition is prevented.

### Alarm function modes

By clearing the MSB of one or more of the alarm registers (AE = 'Alarm Enable'), the corresponding alarm condition(s) will be active. In this way an alarm can be generated from once per minute up to once per week. The alarm condition sets the alarm flag, AF. The asserted AF can be used to generate an interrupt (INT). The AF may only be cleared by software.

### Timer

The 8-bit countdown timer at address 0F is controlled by the timer control register at address 0E. The timer control register determines one of 4 source clock frequencies for the timer (4096 Hz, 64 Hz, 1 Hz, or 1/60 Hz), and enables/disables the timer. The timer counts down from a software-loaded 8-bit binary value. At the end of every countdown, the timer sets the timer flag TF. The TF may only be cleared by software. The asserted TF can be used to generate an interrupt ( $\overline{\text{INT}}$ ). The interrupt may be generated as a pulsed signal every countdown period or as a permanently active signal which follows the condition of TF. TI/TP is used to control this mode selection. When reading the timer, the current countdown value is returned.

# **CLKOUT** output

A programmable square wave is available at the CLKOUT pin. Operation is controlled by the CLKOUT register at address 0D. Frequencies of 32.768 kHz (default), 1024 Hz, 32 Hz and 1 Hz can be generated for use as a system clock, microcontroller clock, input to a charge pump, or for calibration of the oscillator. CLKOUT is a push-pull output and enabled at power on. If disabled it becomes logic 0.

### Reset

The PCF8563 includes an internal reset circuit which is active whenever the oscillator is stopped. In the reset state the I<sup>2</sup>C bus logic is initialized and all registers, including the address pointer, are cleared with the exception of bits FE, VL, TD1, TD0, TESTC and AE bits which are set to 1.

### Voltage low detector & clock monitor

The PCF8563 has an on-chip voltage low detector. When  $V_{DD}$  drops below  $V_{LOW}$  the 'Voltage Low' (VL, bit 7 in the seconds register) is set to indicate that the integrity of the clock information is no longer guaranteed. The VL flag can only be cleared by software.

# Real-time clock/calendar

PCF8563

# Register organization

Bit positions labelled as 'x' are not implemented, those labelled with '0' should always be written with 0.

| ADDRESS | FUNCTION         | BIT7  | BIT6 | BIT5 | BIT4  | ВІТ3  | BIT2 | BIT1 | BIT0 |
|---------|------------------|-------|------|------|-------|-------|------|------|------|
| 00      | Control/status 1 | TEST1 | 0    | STOP | 0     | TESTC | 0    | 0    | 0    |
| 01      | Control/status 2 | 0     | 0    | 0    | TI/TP | AF    | TF   | AIE  | TIE  |
| 02      | Seconds          | VL    | 4    | 2    | 1     | 8     | 4    | 2    | 1    |
| 03      | Minutes          | х     | 4    | 2    | 1     | 8     | 4    | 2    | 1    |
| 04      | Hours            | х     | Х    | 2    | 1     | 8     | 4    | 2    | 1    |
| 05      | Days             | х     | Х    | 2    | 1     | 8     | 4    | 2    | 1    |
| 06      | Weekdays         | х     | Х    | х    | х     | х     | 4    | 2    | 1    |
| 07      | Months/Century   | С     | Х    | х    | 1     | 8     | 4    | 2    | 1    |
| 08      | Years            | 8     | 4    | 2    | 1     | 8     | 4    | 2    | 1    |
| 09      | Minute alarm     | AE    | 4    | 2    | 1     | 8     | 4    | 2    | 1    |
| 0A      | Hour alarm       | AE    | Х    | 2    | 1     | 8     | 4    | 2    | 1    |
| 0B      | Day alarm        | AE    | Х    | 2    | 1     | 8     | 4    | 2    | 1    |
| 0C      | Weekday alarm    | AE    | Х    | х    | х     | х     | 4    | 2    | 1    |
| 0D      | CLKOUT frequency | FE    | Х    | х    | х     | х     | х    | FD1  | FD0  |
| 0E      | Timer control    | TE    | Х    | х    | х     | х     | Х    | TD1  | TD0  |
| 0F      | Timer            | 128   | 64   | 32   | 16    | 8     | 4    | 2    | 1    |

# Bit assignments

| BIT NO.          | BIT NAME | BIT VALUE  | DESCRIPTION                                                                                                                                                 |  |  |  |
|------------------|----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Control/Status 1 |          | Address 00 | Address 00                                                                                                                                                  |  |  |  |
| 3                | TESTC    | 0          | Power on reset override facility is disabled. Set to 0 for normal operation.                                                                                |  |  |  |
|                  |          | 1          | Power on reset override may be enabled.                                                                                                                     |  |  |  |
| 5                | STOP     | 0          | RTC source clock runs.                                                                                                                                      |  |  |  |
|                  | 1        |            | All RTC divider chain flip flops are asynchronously set to 0; the RTC clock is stopped (CLKOUT at 32.768 kHz is still available)                            |  |  |  |
| 7                | TEST1    | 0          | Normal mode.                                                                                                                                                |  |  |  |
|                  |          | 1          | EXT_CLK test mode.                                                                                                                                          |  |  |  |
| Control/St       | atus 2   | Address 01 | : 01                                                                                                                                                        |  |  |  |
| asserted,        |          |            | ctivate or deactivate the generation of an interrupt when TF or AF is spectively. The interrupt is the logical OR of these two conditions when both are set |  |  |  |
| 0                | TIE      | 0          | Timer interrupt disabled                                                                                                                                    |  |  |  |
|                  |          | 1          | Timer interrupt enabled                                                                                                                                     |  |  |  |
| 1                | 1 AIE 0  |            | Alarm interrupt disabled                                                                                                                                    |  |  |  |
|                  |          | 1          | Alarm interrupt enabled                                                                                                                                     |  |  |  |

# Real-time clock/calendar

PCF8563

| BIT NO.      | BIT NAME                | BIT VALUE                                                                                                                        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|--------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| TF & AF      |                         | set to 1.Thes<br>alarm interru<br>determined b                                                                                   | When an alarm occurs, AF is set to 1. Similarly, at the end of a timer countdown, TF is set to 1. These bits maintain their value until overwritten by software. If both timer and alarm interrupts are required in the application, the source of the interrupt can be determined by reading these bits. To prevent one flag being overwritten while clearing another a logic AND is performed during a write access. |  |  |  |
| 2            | TF                      | 0 (READ)                                                                                                                         | Timer flag inactive.                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|              |                         | 1 (READ)                                                                                                                         | Timer flag active.                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|              |                         | 0 (WRITE)                                                                                                                        | Timer flag is cleared.                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|              |                         | 1 (WRITE)                                                                                                                        | Timer flag remains unchanged.                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| 3            | AF                      | 0 (READ)                                                                                                                         | Alarm flag inactive.                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|              |                         | 1 (READ)                                                                                                                         | Alarm flag active.                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|              |                         | 0 (WRITE)                                                                                                                        | Alarm flag is cleared.                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|              |                         | 1 (WRITE)                                                                                                                        | Alarm flag remains unchanged.                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| 4            | TI/TP                   | 0                                                                                                                                | INT is active when TF is active (subject to the status of TIE).                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|              |                         | 1                                                                                                                                | INT pulses active according to table 1(subject to the status of TIE). Note that if AF and AIE are active then INT will be permanently active.                                                                                                                                                                                                                                                                          |  |  |  |
| Seconds & VL |                         | Address 02                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 60           | Seconds                 | 00 - 59 This register holds the current seconds coded in BCD format. Example: seconds register contains 'x1011001' = 59 seconds. |                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 7            | VL                      | 0                                                                                                                                | Clock integrity is guaranteed.                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|              |                         | 1                                                                                                                                | Integrity of the clock information is no longer guaranteed.                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| Minutes      |                         | Address 03                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 60           | Minutes                 | 00 - 59                                                                                                                          | This register holds the current minutes coded in BCD format.                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| Hours        | •                       | Address 04                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 50           | Hours                   | 00 - 23                                                                                                                          | This register holds the current hours coded in BCD format.                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| Days         |                         | Address 05                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 50           | Days <sup>(1)</sup>     | 01 - 31                                                                                                                          | This register holds the current day coded in BCD format.                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| Weekdays     |                         | Address 06                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 20           | Weekdays <sup>(2)</sup> | 0 - 6                                                                                                                            | This register holds the current weekday coded in BCD format, see table 4.                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| Months &     | •                       | Address 07                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 40           | Month                   | 01 - 12                                                                                                                          | This register holds the current month coded in BCD format, see table 5.                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 7            | Century <sup>(2)</sup>  | 0                                                                                                                                | Indicates the century is 20xx.                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|              |                         | 1                                                                                                                                | Indicates the century is 19xx.                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|              |                         | This bit is to                                                                                                                   | This bit is toggled when the years register overflows from 99 to 00.                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| Years        |                         | Address 08                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 70           | Years                   | 00 - 99                                                                                                                          | This register holds the current year coded in BCD format.                                                                                                                                                                                                                                                                                                                                                              |  |  |  |

# Real-time clock/calendar

PCF8563

| BIT NO.     | BIT NAME          | BIT VALUE                                              | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|-------------|-------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Alarm reg   | isters            | Address 09 to 0C                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|             |                   | and its correwith the currematch, the 'A' has been cle | more of these registers is loaded with a valid minute, hour, day or weekday sponding 'Alarm Enable' (AE) is '0', then that information will be compared ent minute, hour, day and weekday. When all enabled comparisons first Alarm Flag' (AF) is set. AF will remain set until cleared by software. Once AF eared it will only be set again when the time increments to match the alarm ce more. Alarm registers which have their 'Alarm Enable' bit at '1' will be |  |  |  |
| Alarm: Mi   | nute              | Address 09                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 60          | Alarm minutes     | 00 - 59                                                | This register holds the minute alarm information coded in BCD format.                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 7           | AE                | 0                                                      | Minute alarm is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|             |                   | 1                                                      | Minute alarm is disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| Alarm: Hour |                   | Address 0A                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 50          | Alarm hours       | 00 - 23                                                | This register holds the hour alarm information coded in BCD format.                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 7           | AE                | 0                                                      | Hour alarm is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|             |                   | 1                                                      | Hour alarm is disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| Alarm: Da   | ıy                | Address 0B                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 50          | Alarm days        | 01 - 31                                                | This register holds the day alarm information coded in BCD format.                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| 7           | AE                | 0                                                      | Day alarm is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|             |                   | 1                                                      | Day alarm is disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| Alarm: W    | eekday            | Address 0C                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 20          | Alarm<br>weekdays | 00 - 00                                                | This register holds the weekday alarm information coded in BCD format.                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 7           | AE                | 0                                                      | Weekday alarm is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|             |                   | 1                                                      | Weekday alarm is disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| CLKOUT      | CLKOUT frequency  |                                                        | Address 0D                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 10          | FD1, FD0          |                                                        | These bits control the frequency output on the CLKOUT pin, see table 2.                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| 7           | FE                | 0                                                      | The CLKOUT output is inhibited and CLKOUT output is set to logic 0.                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|             |                   | 1                                                      | The CLKOUT output is activated.                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |

PCF8563

| BIT NO.               | BIT NAME | BIT VALUE         | DESCRIPTION                                                                                                                                                                                                                                                  |  |  |  |
|-----------------------|----------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Countdown Timer       |          | Address 0E and 0F |                                                                                                                                                                                                                                                              |  |  |  |
| timer co              |          | timer control     | egister is an 8-bit binary countdown timer. It is enabled and disabled via the bl register bit TE. The source clock for the timer is also selected by the timer ster. Other timer properties such as interrupt generation are controlled via us 2 registers. |  |  |  |
|                       |          |                   | For accurate read back of the countdown value, the I <sup>2</sup> C clock (SDA) must be operating at a frequency of at least twice the selected timer clock.                                                                                                 |  |  |  |
| Timer con             | trol     | Address 0E        |                                                                                                                                                                                                                                                              |  |  |  |
| 10                    | TD1, TD0 |                   | Timer source clock frequency select. These bits determine the source clock for the countdown timer, see table 3. When not in use, TD1 & TD0 should be set to 1/60 Hz for power saving.                                                                       |  |  |  |
| 7                     | TE       | 0                 | Timer is disabled.                                                                                                                                                                                                                                           |  |  |  |
|                       |          | 1                 | Timer is enabled.                                                                                                                                                                                                                                            |  |  |  |
| Timer countdown value |          | Address 0F        | Address 0F                                                                                                                                                                                                                                                   |  |  |  |
| 70 Timer 00FF         |          | 00FF              | $\mbox{Countdown value, n. CountdownPeriod} = \frac{\mbox{n}}{\mbox{SourceClockFrequency}}$                                                                                                                                                                  |  |  |  |

# **Notes**

- 1. The PCF8563 compensates for leap years by adding a 29th day to February if the year counter contains a value which is exactly divisible by 4, including the year 00.
- 2. These bits may be re-assigned by the user.

Table 1 INT OPERATION (TI/TP=1)

| INT PERIOD               |          |          |  |  |  |  |
|--------------------------|----------|----------|--|--|--|--|
| SOURCE CLOCK n = 1 n > 1 |          |          |  |  |  |  |
| 4096 Hz                  | 1/8192 s | 1/4096 s |  |  |  |  |
| 64 Hz                    | 1/128 s  | 1/64 s   |  |  |  |  |
| 1 Hz                     | 1/64 s   | 1/64 s   |  |  |  |  |
| 1/60 Hz                  | 1/64 s   | 1/64 s   |  |  |  |  |

### **Notes**

- n = Loaded countdown value.
   Timer stopped when n = 0.
- 2. TF and  $\overline{\text{INT}}$  become active simultaneously.

 Table 2
 FD1, FD0: CLKOUT frequency selection.

| FD1 | FD0 | CLKOUT FREQUENCY |
|-----|-----|------------------|
| 0   | 0   | 32.768 kHz       |
| 0   | 1   | 1024 Hz          |
| 1   | 0   | 32 Hz            |
| 1   | 1   | 1 Hz             |

Table 3 TD1, TD0: Timer frequency selection.

| TD1 | TD0     | TIMER SOURCE CLOCK<br>FREQUENCY |
|-----|---------|---------------------------------|
| 0   | 0       | 4096 Hz                         |
| 0   | 1 64 Hz | 64 Hz                           |
| 1   | 0       | 1 Hz                            |
| 1   | 1       | 1/60 Hz                         |

# Real-time clock/calendar

PCF8563

 Table 4
 Weekday assignments.

| DAY       | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 |
|-----------|------|------|------|------|------|------|------|------|
| Sunday    | х    | Х    | х    | х    | Х    | 0    | 0    | 0    |
| Monday    | Х    | х    | х    | х    | х    | 0    | 0    | 1    |
| Tuesday   | х    | Х    | х    | х    | х    | 0    | 1    | 0    |
| Wednesday | Х    | Х    | х    | х    | Х    | 0    | 1    | 1    |
| Thursday  | Х    | Х    | х    | х    | Х    | 1    | 0    | 0    |
| Friday    | х    | Х    | х    | х    | х    | 1    | 0    | 1    |
| Saturday  | х    | Х    | х    | х    | Х    | 1    | 1    | 0    |

 Table 5
 Month assignments

| MONTH     | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 |
|-----------|------|------|------|------|------|------|------|------|
| January   | С    | Х    | х    | 0    | 0    | 0    | 0    | 1    |
| February  | С    | Х    | х    | 0    | 0    | 0    | 1    | 0    |
| March     | С    | Х    | х    | 0    | 0    | 0    | 1    | 1    |
| April     | С    | Х    | х    | 0    | 0    | 1    | 0    | 0    |
| May       | С    | Х    | х    | 0    | 0    | 1    | 0    | 1    |
| June      | С    | Х    | х    | 0    | 0    | 1    | 1    | 0    |
| July      | С    | Х    | х    | 0    | 0    | 1    | 1    | 1    |
| August    | С    | Х    | х    | 0    | 1    | 0    | 0    | 0    |
| September | С    | Х    | х    | 0    | 1    | 0    | 0    | 1    |
| October   | С    | Х    | х    | 1    | 0    | 0    | 0    | 0    |
| November  | С    | х    | х    | 1    | 0    | 0    | 0    | 1    |
| December  | С    | Х    | х    | 1    | 0    | 0    | 1    | 0    |

# Real-time clock/calendar

PCF8563

### EXT CLK test mode.

A test mode is available which allows for on board testing. In such a mode it is possible to set up test conditions and control the operation of the RTC.

The test mode is entered by setting the TEST1 bit in Control/Status1. The CLKOUT pin then becomes an input. The test mode replaces the internal 64 Hz signal with that applied to the CLKOUT pin. Every 64 positive edges applied to CLKOUT will then generate an increment of one second.

The signal applied to the CLKOUT pin should have a minimum pulse width of 300ns and a minimum period of 1000ns. The internal 64 Hz clock, now sourced from CLKOUT, is divide down to 1 Hz by a 2<sup>6</sup> divide chain called a pre-scaler. The pre-scaler can be set into a known state by using the STOP bit. When the STOP bit is set, the pre-scaler is reset to 0. (STOP must be cleared before the pre-scaler can operate again).

From a STOP condition, the first 1 second increment will take place after 32 positive edges on CLKOUT.

Thereafter, every 64 positive edges will cause a 1 second increment.

Note. Entry into EXT\_CLK test mode is not synchronized to the internal 64 Hz clock. When entering the test mode, no assumption as to the state of the pre-scaler can be made.

### OPERATION EXAMPLE.

- Set EXT\_CLK test mode (Bit7 Control/Status1 = 1).
- 2. Set STOP (Bit5 Control/Status1 = 1).
- 3. Clear STOP (Bit5 Control/Status1 = 0).
- 4. Set time registers to desired value.
- 5. Apply 32 clock pulses to CLKOUT.
- 6. Read time registers to see the first change.
- 7. Apply 64 clock pulses to CLKOUT.
- 8. Read time registers to see the second change.

Repeat 7 & 8 for additional increments.

### Power On Reset override.

The POR duration is directly related to the crystal oscillator start-up time. Due to the long start-up times experienced by these types of circuits, a mechanism has been built in to disable the POR and hence speed up on board test of the device. The setting of this mode requires that the I<sup>2</sup>C pins, SDA and SCL, be toggled in a specific order as shown in figure 3. All timings are required minimums.

Once the override mode has been entered, the chip immediately stops being reset and normal operation may commence i.e. entry into the EXT\_CLK test mode via I<sup>2</sup>C access. The override mode may be cleared by writing a 0 to TESTC. TESTC must be set to 1 before re-entry into the override mode is possible. Setting TESTC to 0 during normal operation has no effect except to prevent entry into the POR override mode.



# Real-time clock/calendar

PCF8563

# LIMITING VALUES.

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL           | PARAMETER                     | MIN. | MAX.           | UNIT |
|------------------|-------------------------------|------|----------------|------|
| $V_{DD}$         | supply voltage                | -0.5 | +6.5           | V    |
| VI               | input voltage                 | -0.5 | $V_{DD} + 0.5$ | V    |
| I <sub>I</sub>   | DC input current              | -10  | +10            | mA   |
| Io               | DC output current             | -10  | +10            | mA   |
| I <sub>DD</sub>  | Supply current                | -50  | +50            | mA   |
| I <sub>SS</sub>  | Supply current                | -50  | +50            | mA   |
| P <sub>TOT</sub> | total power dissipation       | _    | 300            | mW   |
| T <sub>AMB</sub> | operating ambient temperature | -40  | +85            | °C   |
| T <sub>STG</sub> | storage temperature           | -65  | +150           | °C   |

# Real-time clock/calendar

PCF8563

### CHARACTERISTICS OF THE I2C-BUS.

The I<sup>2</sup>C-bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor. Data transfer may be initiated only when the bus is not busy.

### Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as a control signal.



# Start and stop conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the stop condition (P).



# Real-time clock/calendar

PCF8563

# System configuration (see Fig.6)

A device generating a message is a 'transmitter', a device receiving a message is the 'receiver'. The device that controls the message is the 'master' and the devices which are controlled by the master are the 'slaves'.



# **Acknowledge**

The number of data bytes transferred between the start and stop conditions from transmitter to receiver is unlimited. Each byte of eight bits is followed by an acknowledge bit. The acknowledge bit is a HIGH level signal put on the bus by the transmitter during which time the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter.

The device that acknowledges must pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-up and hold times must be taken into consideration). A master receiver must signal an end of data to the transmitter by **not** generating an acknowledge on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line HIGH to enable the master to generate a stop condition.



# Real-time clock/calendar

PCF8563

### I2C-BUS PROTOCOL.

# Addressing

Before any data is transmitted on the I<sup>2</sup>C-bus, the device which should respond is addressed first. The addressing is always carried out with the first byte transmitted after the start procedure.

The PCF8563 acts as a slave receiver or slave transmitter. Therefore the clock signal SCL is only an input signal, but the data signal SDA is a bidirectional line.

The PCF8563 slave address is shown in Fig.8.



# Clock/calendar READ/WRITE cycles

The I<sup>2</sup>C-bus configuration for the different PCF8563 READ and WRITE cycles is shown below. The word address is four bit value that defines which register is to be accessed next. The upper four bits of the word address are not used.



# Real-time clock/calendar

PCF8563





# Real-time clock/calendar

PCF8563

# DC CHARACTERISTICS.

 $V_{DD}$  = 1.8 to 5.5 V;  $V_{SS}$  = 0 V;  $T_{AMB}$  = -40 to +85 °C;  $f_{OSC}$  = 32.768 kHz; quartz  $R_S$  = 40 k $\Omega$ ,  $C_L$  = 8 pF unless otherwise specified.

| SYMBOL                  | PARAMETER                  | CONDITIONS                                               | MIN.               | TYP. | MAX.               | UNIT |
|-------------------------|----------------------------|----------------------------------------------------------|--------------------|------|--------------------|------|
| Supplies                | -                          |                                                          |                    | •    | •                  | •    |
| $V_{DD}$                | supply voltage (1)         | I <sup>2</sup> C bus inactive, 25 °C                     | 1.0                | _    | 5.5                | V    |
|                         |                            | 400 kHz I <sup>2</sup> C bus activity                    | 1.8                | _    | 5.5                | V    |
|                         | clock data integrity       | 25 °C                                                    | $V_{LOW}$          | _    | 5.5                | V    |
| I <sub>DD</sub>         | supply current (2)         | f <sub>SCL</sub> = 400 kHz                               | _                  | _    | 800                | μΑ   |
|                         |                            | f <sub>SCL</sub> = 100 kHz                               | _                  | _    | 200                | μΑ   |
|                         |                            | $f_{SCL} = 0 \text{ Hz V}_{DD} = 5.0 \text{ V}$ 25 °C    | _                  | 0.3  | 1.0                | μА   |
|                         |                            | $f_{SCL} = 0 \text{ Hz V}_{DD} = 2.0 \text{ V}$<br>25 °C | _                  | 0.25 | 0.75               | μΑ   |
| Inputs                  |                            |                                                          |                    | •    | •                  | •    |
| V <sub>IL</sub>         | LOW level input voltage    |                                                          | V <sub>SS</sub>    | _    | 0.3V <sub>DD</sub> | V    |
| V <sub>IH</sub>         | HIGH level input voltage   |                                                          | 0.7V <sub>DD</sub> | _    | V <sub>DD</sub>    | V    |
| ILI                     | input leakage              | $V_I = V_{DD}$ or $V_{SS}$                               | -1                 | _    | 1                  | μΑ   |
| Cı                      | input capacitance          | (note 3)                                                 | _                  | _    | 7                  | pF   |
| Outputs                 | •                          |                                                          |                    |      | ·                  |      |
| I <sub>OL(SDA)</sub>    | SDA LOW output current     | V <sub>OL</sub> = 0.4 V, V <sub>DD</sub> = 5 V           | -3                 | _    | _                  | mA   |
| I <sub>OL(INT)</sub>    | INT LOW output current     | V <sub>OL</sub> = 0.4 V, V <sub>DD</sub> = 5 V           | -1                 | _    | _                  | mA   |
| I <sub>OL(CLKOUT)</sub> | CLKOUT LOW output current  | V <sub>OL</sub> = 0.4 V, V <sub>DD</sub> = 5 V           | -1                 | _    | _                  | mA   |
| I <sub>OH(CLKOUT)</sub> | CLKOUT HIGH output current | V <sub>OH</sub> = 4.6 V, V <sub>DD</sub> = 5 V           | 1                  | -    | _                  | mA   |
| I <sub>LO</sub>         | output leakage             | $V_O = V_{DD}$ or $V_{SS}$                               | -1                 | _    | 1                  | μΑ   |
| Voltage detect          | tor                        | •                                                        |                    | •    |                    | •    |
| $V_{LOW}$               | Low voltage detection      | 25 °C                                                    | _                  | 0.9  | 1.0                | V    |

# **Notes**

- 1. When powering up the device,  $V_{DD}$  must exceed the specified minimum value by 300 mV to guarantee correct start-up of the oscillator.
- 2. CLKOUT disabled, (FE = 0). Timer source clock =  $\frac{1}{60}$  Hz.
- 3. Tested on sample basis.

# Real-time clock/calendar

PCF8563

### AC CHARACTERISTICS.

 $V_{DD}$  = 1.8 to 5.5 V;  $V_{SS}$  = 0 V;  $T_{AMB}$  = -40 to +85 °C;  $f_{OSC}$  = 32.768 kHz; quartz  $R_S$  = 40 k $\Omega$ ,  $C_L$  = 8 pF unless otherwise specified.

| SYMBOL              | PARAMETER                                        | CONDITIONS                          | MIN. | TYP.               | MAX. | UNIT |
|---------------------|--------------------------------------------------|-------------------------------------|------|--------------------|------|------|
| Oscillator          |                                                  |                                     |      |                    | •    |      |
| C <sub>L</sub>      | integrated load capacitance                      |                                     | 19   | 25                 | 31   | pF   |
| f/f <sub>OSC</sub>  | oscillator stability                             | for $\Delta V_{DD}$ = 200 mV; 25 °C | _    | 2x10 <sup>-7</sup> | _    | _    |
| Quartz cry          | stal parameters (f = 32.768 kHz)                 |                                     |      |                    |      |      |
| R <sub>s</sub>      | series resistance                                |                                     | _    | _                  | 40   | kΩ   |
| C <sub>L</sub>      | parallel load capacitance                        |                                     | _    | 10                 | _    | pF   |
| Ст                  | trimmer capacitance                              |                                     | 5    | _                  | 25   | pF   |
| CLKOUT              | output                                           |                                     |      |                    | •    |      |
| T <sub>CLKOUT</sub> | CLKOUT duty cycle                                | note 1                              | _    | 50                 | _    | %    |
| Timing ch           | aracteristics: I <sup>2</sup> C-bus; notes 5 & 6 |                                     |      |                    |      |      |
| f <sub>SCL</sub>    | SCL clock frequency                              | note 4                              | _    | _                  | 400  | kHz  |
| t <sub>HD;STA</sub> | START condition hold time                        |                                     | 0.6  | _                  | _    | μs   |
| t <sub>SU;STA</sub> | set-up time for a repeated START condition       |                                     | 0.6  | _                  | _    | μs   |
| t <sub>LOW</sub>    | SCL LOW time                                     |                                     | 1.3  | _                  | _    | μs   |
| t <sub>HIGH</sub>   | SCL HIGH time                                    |                                     | 0.6  | _                  | _    | μs   |
| t <sub>r</sub>      | SCL and SDA rise time                            |                                     | _    | _                  | 0.3  | μs   |
| t <sub>f</sub>      | SCL and SDA fall time                            |                                     | _    | _                  | 0.3  | μs   |
| C <sub>B</sub>      | capacitive bus line load                         |                                     | _    | _                  | 400  | pF   |
| t <sub>SU;DAT</sub> | data set-up time                                 |                                     | 100  | _                  | _    | ns   |
| t <sub>HD;DAT</sub> | data hold time                                   |                                     | 0    | _                  | _    | ns   |
| t <sub>SU;STO</sub> | set-up time for STOP condition                   |                                     | 4.0  | _                  | _    | μs   |
| t <sub>SW</sub>     | tolerable spike width on bus                     |                                     | _    | _                  | 50   | ns   |

# **Notes**

- 1. Unspecified for  $f_{CLKOUT} = 32.768 \text{ kHz}$ .
- 2. All timing values are valid within the operating supply voltage at ambient temperature and referenced to  $V_{IL}$  and  $V_{IH}$  with an input voltage swing of  $V_{SS}$  to  $V_{DD}$ .
- 3. A detailed description of the  $I^2C$  bus specification, with applications, is given in brochure "The  $I^2C$  bus and how to use it". This brochure may be ordered using the code 9398 393 40011.
- 4. I<sup>2</sup>C access time between two STARTs or between a START and a STOP condition to this device must be less than one second.

# Real-time clock/calendar

PCF8563



# **APPLICATION INFORMATION**

# Quartz frequency adjustment

METHOD 1: FIXED OSCI CAPACITOR

By evaluating the average capacitance necessary for the application layout a fixed capacitor can be used. The frequency is best measured via the 32.768 kHz signal available after power-on at the CLKOUT pin. The frequency tolerance depends on the quartz crystal tolerance, the capacitor tolerance and the device-to-device tolerance (on average  $\pm 5 \times 10^{-6}$ ). Average deviations of  $\pm 5$  minutes per year can be easily achieved.

METHOD 2: OSCI TRIMMER

Using the 32.768 kHz signal available after power-on at the CLKOUT pin fast setting of a trimmer is possible.

**МЕТНОД 3:** 

Direct measurement of OSCO out (accounting for test probe capacitance).

PCF8563



PCF8563

# **PACKAGE OUTLINES**

DIP8: plastic dual in-line package; 8 leads (300 mil)

SOT97-1



# DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | b <sub>2</sub> | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | e <sub>1</sub> | L            | ME           | M <sub>H</sub> | w     | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|----------------|-------|--------------------------|
| mm     | 4.2       | 0.51                   | 3.2                    | 1.73<br>1.14   | 0.53<br>0.38   | 1.07<br>0.89   | 0.36<br>0.23   | 9.8<br>9.2       | 6.48<br>6.20     | 2.54 | 7.62           | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3    | 0.254 | 1.15                     |
| inches | 0.17      | 0.020                  | 0.13                   | 0.068<br>0.045 | 0.021<br>0.015 | 0.042<br>0.035 | 0.014<br>0.009 | 0.39<br>0.36     | 0.26<br>0.24     | 0.10 | 0.30           | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33   | 0.01  | 0.045                    |

### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE |        | REFER    | EUROPEAN | ISSUE DATE |            |                                 |  |
|---------|--------|----------|----------|------------|------------|---------------------------------|--|
| VERSION | IEC    | JEDEC    | EIAJ     |            | PROJECTION | ISSUE DATE                      |  |
| SOT97-1 | 050G01 | MO-001AN |          |            |            | <del>92-11-17</del><br>95-02-04 |  |

PCF8563

# SO8: plastic small outline package; 8 leads; body width 3.9 mm

SOT96-1



|        |           |                |                | . u. u u u     |              | om me            | ogu              | <b>u</b> .       |       | ,              |       |                |            |      |      |       |                  |    |
|--------|-----------|----------------|----------------|----------------|--------------|------------------|------------------|------------------|-------|----------------|-------|----------------|------------|------|------|-------|------------------|----|
| UNIT   | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С                | D <sup>(1)</sup> | E <sup>(2)</sup> | е     | HE             | L     | Lp             | Q          | v    | w    | у     | Z <sup>(1)</sup> | θ  |
| mm     | 1.75      | 0.25<br>0.10   | 1.45<br>1.25   | 0.25           | 0.49<br>0.36 | 0.25<br>0.19     | 5.0<br>4.8       | 4.0<br>3.8       | 1.27  | 6.2<br>5.8     | 1.05  | 1.0<br>0.4     | 0.7<br>0.6 | 0.25 | 0.25 | 0.1   | 0.7<br>0.3       | 8° |
| inches | 0.069     | 0.010<br>0.004 | 0.057<br>0.049 | 0.01           |              | 0.0100<br>0.0075 | 0.20<br>0.19     | 0.16<br>0.15     | 0.050 | 0.244<br>0.228 | 0.041 | 0.039<br>0.016 |            | 0.01 | 0.01 | 0.004 | 0.028<br>0.012   | 0° |

### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE |         | REFER    | ENCES      |  | EUROPEAN   | ISSUE DATE                      |  |
|---------|---------|----------|------------|--|------------|---------------------------------|--|
| VERSION | IEC     | JEDEC    | JEDEC EIAJ |  | PROJECTION | ISSUE DATE                      |  |
| SOT96-1 | 076E03S | MS-012AA |            |  |            | <del>95-02-04</del><br>97-05-22 |  |

# Real-time clock/calendar

PCF8563

### **SOLDERING**

### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "IC Package Databook" (order code 9398 652 90011).

### DIP

SOLDERING BY DIPPING OR BY WAVE

The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature ( $T_{stg\ max}$ ). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

# REPAIRING SOLDERED JOINTS

Apply a low voltage soldering iron (less than 24 V) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds.

### SO

# REFLOW SOLDERING

Reflow soldering techniques are suitable for all SO packages.

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250  $^{\circ}$ C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45 °C.

### WAVE SOLDERING

Wave soldering techniques can be used for all SO packages if the following conditions are observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The longitudinal axis of the package footprint must be parallel to the solder flow.
- The package footprint must incorporate solder thieves at the downstream end.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

### REPAIRING SOLDERED JOINTS

Fix the component by first soldering two diagonally-opposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300  $^{\circ}$ C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^{\circ}$ C.

# Real-time clock/calendar

PCF8563

### **DEFINITIONS**

| Data sheet status         |                                                                                       |
|---------------------------|---------------------------------------------------------------------------------------|
| Objective specification   | This data sheet contains target or goal specifications for product development.       |
| Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. |
| Product specification     | This data sheet contains final product specifications.                                |
| Limiting values           |                                                                                       |

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

# **Application information**

Where application information is given, it is advisory and does not form part of the specification.

### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

# PURCHASE OF PHILIPS I2C COMPONENTS



Purchase of Philips  $I^2C$  components conveys a license under the Philips'  $I^2C$  patent to use the components in the  $I^2C$  system provided the system conforms to the  $I^2C$  specification defined by Philips. This specification can be ordered using the code 9398 393 40011.

# Philips Semiconductors – a worldwide company

Argentina: see South America

Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113,

Tel. +61 2 9805 4455, Fax. +61 2 9805 4466

Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 160 1010,

Fax. +43 160 101 1210

Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6,

220050 MINSK, Tel. +375 172 200 733, Fax. +375 172 200 773

**Belgium:** see The Netherlands **Brazil:** see South America

Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor,

51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 689 211, Fax. +359 2 689 102

Canada: PHILIPS SEMICONDUCTORS/COMPONENTS,

Tel. +1 800 234 7381

China/Hong Kong: 501 Hong Kong Industrial Technology Centre,

72 Tat Chee Avenue, Kowloon Tong, HONG KONG,

Tel. +852 2319 7888, Fax. +852 2319 7700

Colombia: see South America
Czech Republic: see Austria

Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S,

Tel. +45 32 88 2636, Fax. +45 31 57 0044 **Finland:** Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615800, Fax. +358 9 61580920

France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex,

Tel. +33 1 40 99 6161, Fax. +33 1 40 99 6427

Germany: Hammerbrookstraße 69, D-20097 HAMBURG,

Tel. +49 40 23 53 60, Fax. +49 40 23 536 300

Greece: No. 15, 25th March Street, GR 17778 TAVROS/ATHENS,

Tel. +30 1 4894 339/239, Fax. +30 1 4814 240

Hungary: see Austria

India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025.

Tel. +91 22 493 8541, Fax. +91 22 493 0966

Indonesia: see Singapore

Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200

Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007

Italy: PHILIPS SEMICONDUCTORS, Piazza IV Novembre 3, 20124 MILANO, Tel. +39 2 6752 2531, Fax. +39 2 6752 2557

Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108,

Tel. +81 3 3740 5130, Fax. +81 3 3740 5077

**Korea:** Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415

**Malaysia:** No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. +60 3 750 5214, Fax. +60 3 757 4880

Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905,

Tel. +9-5 800 234 7381 **Middle East:** see Italy

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB,

Tel. +31 40 27 82785, Fax. +31 40 27 88399

New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND,

Tel. +64 9 849 4160, Fax. +64 9 849 7811 **Norway:** Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000, Fax. +47 22 74 8341

**Philippines:** Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474

**Poland:** UI. Lukiska 10, PL 04-123 WARSZAWA, Tel. +48 22 612 2831, Fax. +48 22 612 2327

Portugal: see Spain Romania: see Italy

Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW,

Tel. +7 095 755 6918, Fax. +7 095 755 6919

Singapore: Lorong 1, Toa Payoh, SINGAPORE 1231,

Tel. +65 350 2538, Fax. +65 251 6500

Slovakia: see Austria Slovenia: see Italy

South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale,

2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000,

Tel. +27 11 470 5911, Fax. +27 11 470 5494 **South America:** Al. Vicente Pinzon, 173, 6th floor,

04547-130 SÃO PAULO, SP, Brazil, Tel. +55 11 821 2333, Fax. +55 11 821 2382

**Spain:** Balmes 22, 08007 BARCELONA, Tel. +34 3 301 6312, Fax. +34 3 301 4107

Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM,

Tel. +46 8 632 2000, Fax. +46 8 632 2745

**Switzerland:** Allmendstrasse 140, CH-8027 ZÜRICH, Tel. +41 1 488 2686, Fax. +41 1 488 3263

Taiwan: Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1,

TAIPEI, Taiwan Tel. +886 2 2134 2865, Fax. +886 2 2134 2874 Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd.,

209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260,

Tel. +66 2 745 4090, Fax. +66 2 398 0793

**Turkey:** Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL, Tel. +90 212 279 2770, Fax. +90 212 282 6707

rei. +90 212 279 2770, Fax. +90 212 282 6707

Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7,

252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461 **United Kingdom:** Philips Semiconductors Ltd., 276 Bath Road, Haves.

United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. +44 181 730 5000, Fax. +44 181 754 8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409,

Tel. +1 800 234 7381

Uruguay: see South America

Vietnam: see Singapore

Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD,

Tel. +381 11 625 344, Fax.+381 11 635 777

**For all other countries apply to:** Philips Semiconductors, International Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

© Philips Electronics N.V. 1998 SCA57

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands 415108/1200/01/pp24 Date of release: 1998 Mar 25 Document order number: 9397 750 03282



Internet: http://www.semiconductors.philips.com



