MEMORY cmos # 2 × 512 K × 16 BIT SYNCHRONOUS DYNAMIC RAM MB81F161622B-75/-102/-10 ## CMOS 2 Banks of 524,288 × 16 Bit Synchronous Dynamic Random Access Memory #### **■ DESCRIPTION** The Fujitsu MB81F161622B is a CMOS Synchronous Dynamic Random Access Memory (SDRAM) containing 16,777,216 memory cells accessible in an 16-bit format. The MB81F161622B features a fully synchronous operation referenced to a positive edge clock whereby all operations are synchronized at a clock input which enables high performance and simple user interface coexistence. The MB81F161622B SDRAM is designed to reduce the complexity of using a standard dynamic RAM (DRAM) which requires many control signal timing constraints, and may improve data bandwidth of memory as much as 5 times more than a standard DRAM. The MB81F161622B is ideally suited for laser printers, high resolution graphic adapters, accelerators and other applications where an extremely large memory and bandwidth are required and where a simple interface is needed. ### **■ PRODUCT LINE & FEATURES** | Parameter | MB81F161622B-75 | MB81F161622B-102 | MB81F161622B-10 | |--------------------------------------|-----------------|--------------------|-----------------| | Clock Frequency | 133 MHz max. | 100 MHz max. | 100 MHz max. | | Burst Mode Cycle Time | 7.5 ns min. | 10 ns min. | 10 ns min. | | Access Time From Clock (CL = 3) | 6 ns max. | 6 ns max. (CL = 2) | 6 ns max. | | Operating Current (Two Banks Active) | 150 mA max. | 140 mA max. | 120 mA max. | | Self Refresh Mode Current | | 400μA max. | | - Single +3.3 V Supply ±0.3 V tolerance - LVTTL compatible I/O interface - · 4 K refresh cycles every 64 ms - · Dual banks operation - Burst read/write operation and burst read/single write operation capability - Byte control by DQMU/DQML - Programmable burst type, burst length, and CAS latency - Auto-and Self-refresh (every 15.6 μs) - · CKE power down mode - Output Enable and Input Data Mask ## **■ PACKAGE** ## **Package and Ordering Information** -50-pin plastic (400 mil) TSOP-II with normal bend leads,order as MB81F161622B-xxxFN ### **■ PIN ASSIGNMENTS AND DESCRIPTIONS** | Pin Number | Symbol | Description | |-------------------------------------------------------------|-----------------------|-------------------------------------------------| | 1, 7, 13, 25, 38, 44 | Vcc, Vcca | Supply Voltage | | 2, 3, 5, 6, 8, 9, 11, 12, 39, 40, 42,<br>43, 45, 46, 48, 49 | DQo to DQ15 | Data I/O | | 4, 10, 26, 41, 47, 50 | Vss, Vssq* | Ground | | 37 | DU | Don't use (leave open) | | 15 | WE | Write Enable | | 16 | CAS | Column Address Strobe | | 17 | RAS | Row Address Strobe | | 18 | CS | Chip Select | | 19 | A <sub>11</sub> (BA) | Bank Select | | 20 | AP | Auto Precharge Enable | | 20, 21, 22, 23, 24, 27, 28, 29, 30, 31, 32 | Ao to A <sub>10</sub> | Address Input Row: Ao to A10 Column: Ao to A7 | | 33 | DU | Don't use (leave open) | | 34 | CKE | Clock Enable | | 35 | CLK | Clock Input | | 14, 36 | DQML, DQMU | Input Mask/Output Enable | <sup>\*:</sup> These pins are connected internally in the chip. ### **■ BLOCK DIAGRAM** ## **■ FUNCTIONAL TRUTHAL TABLE (Note 1)** ### **COMMAND TRUTH TABLE Notes 2,3,4** | Function | Notes | Symbol | Cł | ΚE | cs | RAS | CAS | WE | <b>A</b> 11 | <b>A</b> 10 | A <sub>9</sub> , A <sub>8</sub> | A7 to | |---------------------------|--------|--------|-----|----|----|-----|-----|------|-------------|-------------|---------------------------------|------------| | I diletion | 140163 | Symbol | n-1 | n | 03 | ПАЗ | CAS | VV L | (BA) | (AP) | A9, A8 | <b>A</b> ο | | Device Deselect | *5 | DESL | Н | Х | Н | Х | Х | Х | Х | Х | Х | Χ | | No Operation | *5 | NOP | Н | Х | L | Н | Н | Н | Х | Х | Х | Χ | | Burst Stop | | BST | Н | Х | L | Н | Н | L | Х | Х | Х | Х | | Read | *6 | READ | Н | Х | L | Н | L | Н | ٧ | L | Х | ٧ | | Read with Auto-precharge | *6 | READA | Н | Х | L | Н | L | Н | ٧ | Н | Х | ٧ | | Write | *6 | WRIT | Н | Х | L | Н | L | L | ٧ | L | Х | ٧ | | Write with Auto-precharge | *6 | WRITA | Н | Х | L | Н | L | L | <b>V</b> | Н | Х | ٧ | | Bank Active (RAS) | *7 | ACTV | Н | Х | L | L | Н | Н | ٧ | ٧ | ٧ | ٧ | | Precharge Single Bank | | PRE | Н | Х | L | L | Н | L | <b>V</b> | L | Х | Х | | Precharge All Banks | | PALL | Н | Х | L | L | Н | L | Х | Н | Х | Χ | | Mode Register Set | *8,9 | MRS | Н | Х | L | L | L | L | L | L | ٧ | ٧ | Notes: \*1. V = Valid, L = Logic Low, H = Logic High, X = either L or H - \*2. All commands assume no CSUS command on previous rising edge of clock. - \*3. All commands are assumed to be valid state transitions. - \*4. All inputs are latched on the rising edge of clock. - \*5. NOP and DESL commands have the same effect on the part. - \*6. READ, READA, WRIT, and WRITA commands should only be issued after the corresponding bank has been activated (ACTV command). Refer to STATE DIAGRAM. - \*7. ACTV command should only be asserted after corresponding bank has been precharged (PRE or PALL command). - \*8. Required after power up. - \*9. MRS command should only be issued after all banks have been precharged (PRE or PALL command). Refer to STATE DIAGRAM. ### **DQM TRUTH TABLE** | Function | Command | CI | <b>KE</b> | DQML | DQMU | |-----------------------------------------|---------|-----|-----------|------|--------| | T unction | Command | n-1 | n | DONL | DGIVIO | | Data Write/Output Enable for Lower Byte | ENBL L | Н | Х | L | Х | | Data Write/Output Enable for Upper Byte | ENBL U | Н | Х | Х | L | | Data Mask/Output Disable for Lower Byte | MASK L | Н | Х | Н | Х | | Data Mask/Output Disable for Upper Byte | MASK U | Н | Х | Х | Н | #### **CKE TRUTH TABLE** | Current | Function N | lotes | Symbol | Cł | (E | cs | RAS | CAS | WE | <b>A</b> 11 | <b>A</b> 10 | <b>A</b> 9 | |--------------------------|--------------------------|-------|--------|-----|----|----|------|-----|-----|-------------|-------------|------------| | State | T diletion 1 | 10163 | Symbol | n-1 | n | 0 | IIAG | UAG | *** | (BA) | (AP) | to A₀ | | Bank Active | Clock Suspend Mode Entry | *1,*5 | CSUS | Н | L | Х | Х | Х | Х | Х | Х | Х | | Any<br>Except to<br>Idle | Clock Suspend Continue | *1 | | L | L | Х | х | х | Х | х | Х | х | | Clock<br>Suspend | Clock Suspend Mode Exit | | | L | Н | Х | х | х | Х | Х | Х | х | | Idle | Auto-refresh Command | *2,*4 | REF | Н | Н | L | L | L | Н | Х | Х | Х | | Idle | Self-refresh Entry | *2,*3 | SELF | Н | L | L | L | L | Н | Х | Х | Х | | Self-refresh | Self-refresh Exit | | SELFX | L | Н | L | Н | Н | Н | Х | Х | Х | | Sell-reflesh | Seli-Tellesti Exit | | SELFA | L | Н | Н | Х | Х | Х | Х | Х | Х | | Idlo | Power Down Entry | *3 | PD | Н | L | L | Н | Н | Н | Х | Х | Х | | Idle | Power Down Entry | 3 | | Н | L | Н | Х | Х | Х | Х | Х | Х | | Power Down | Power Down Exit | | | L | Н | L | Н | Н | Н | Х | Х | Х | | FUWEI DUWII | FOWEI DOWII EXIL | | | L | Н | Н | Х | Х | Х | Х | Х | Х | Notes: \*1. The CSUS command requires that at least one bank is active. Refer to STATE DIAGRAM. - \*2. REF and SELF commands should only be issued after all banks have been precharged (PRE or PAL command). Refer to STATE DIAGRAM. - \*3. Self and PD commands should only be issued after the last data have been appeared on DQ. - \*4. Once it enters the auto-refresh mode, Asynchronous Self-Refresh Entry exceuted when CKE is brought Low together with DSEL or NOP command(ASE command) within tase. - \*5. NOP or DSEL commands should only be issued after CSUS and PRE(or PALL) commands asserted at same time. ## **OPERATION COMMAND TABLE (Applicable to single bank)** | Current<br>State | cs | RAS | CAS | WE | Addr | Command | Function Notes | |------------------|----|-----|-----|----|------------|------------|-------------------------------------------| | Idle | Н | Х | Х | Х | Х | DESL | NOP | | | L | Н | Н | Н | Х | NOP | NOP | | | L | Н | Н | L | Х | BST | NOP | | | L | Н | L | Н | BA, CA, AP | READ/READA | Illegal *2 | | | L | Н | L | L | BA, CA, AP | WRIT/WRITA | Illegal *2 | | | L | L | Н | Н | BA, RA | ACTV | Bank Active after tRCD | | | L | L | Н | L | BA, AP | PRE/PALL | NOP *6 | | | L | L | L | Н | Х | REF/SELF | Auto-refresh or Self-refresh *3 | | | L | L | L | L | MODE | MRS | Mode Register Set (Idle after tasc) *3,*7 | | Bank Active | Н | Х | Х | Х | Х | DESL | NOP | | | L | Н | Н | Н | Х | NOP | NOP | | | L | Н | Н | L | Х | BST | NOP | | | L | Н | L | Н | BA, CA, AP | READ/READA | Begin Read; Determine AP | | | L | Н | L | L | BA, CA, AP | WRIT/WRITA | Begin Write; Determine AP | | | L | L | Н | Н | BA, RA | ACTV | Illegal *2 | | | L | L | Н | L | BA, AP | PRE/PALL | Precharge; Determine Precharge Type | | | L | L | L | Н | Х | REF/SELF | Illegal | | | L | L | L | L | MODE | MRS | Illegal | | Current<br>State | cs | RAS | CAS | WE | Addr | Command | Function Notes | |------------------|----|-----|-----|----|------------|------------|----------------------------------------------------------------| | Read | Н | х | х | Х | х | DESL | NOP (Continue Burst to End → Bank Active) | | | L | Н | Н | Н | х | NOP | NOP (Continue Burst to End → Bank Active) | | | L | Н | Н | L | Х | BST | Burst Stop → Bank Active | | | L | Н | L | Н | BA, CA, AP | READ/READA | Terminate Burst, New Read;<br>Determine AP | | | L | Н | L | L | BA, CA, AP | WRIT/WRITA | Terminate Burst, Start Write; | | | L | L | Н | Ι | BA, RA | ACTV | Illegal *2 | | | L | L | Н | L | BA, AP | PRE/PALL | Terminate Burst, Precharge; → Idle<br>Determine Precharge Type | | | L | L | L | Н | Х | REF/SELF | Illegal | | | L | L | L | L | MODE | MRS | Illegal | | Write | Н | х | х | Х | Х | DESL | NOP (Continue Burst to End → Bank Active) | | | L | Н | Н | Н | Х | NOP | NOP (Continue Burst to End → Bank Active) | | | L | Н | Н | L | Х | BST | Burst Stop → Bank Active | | | L | Н | L | Н | BA, CA, AP | READ/READA | Terminate Burst, Start Read;<br>Determine AP | | | L | Н | L | L | BA, CA, AP | WRIT/WRITA | Terminate Burst, New Write;<br>Determine AP | | | L | L | Н | Н | BA, RA | ACTV | Illegal *2 | | | L | L | Н | L | BA, AP | PRE/PALL | Terminate Burst, Precharge;<br>Determine Precharge Type | | | L | L | L | Ι | х | REF/SELF | Illegal | | | L | L | L | L | MODE | MRS | Illegal | | Current<br>State | cs | RAS | CAS | WE | Addr | Command | Function | Notes | |----------------------------------|----|-----|-----|----|------------|------------|------------------------------------------------------------------------|-------| | Read with<br>Auto-<br>precharge | Н | х | х | х | Х | DESL | NOP (Continue Burst to End $\rightarrow$ Precharge $\rightarrow$ Idle) | | | precharge | L | Н | Н | Н | х | NOP | NOP (Continue Burst to End $\rightarrow$ Precharge $\rightarrow$ Idle) | | | | L | Н | Н | L | Х | BST | Illegal | | | | L | Н | L | Н | BA, CA, AP | READ/READA | Illegal | *2 | | | L | Н | L | L | BA, CA, AP | WRIT/WRITA | Illegal | *2 | | | L | L | Н | Н | BA, RA | ACTV | Illegal | *2 | | | L | L | Н | L | BA, AP | PRE/PALL | Illegal | *2 | | | L | L | L | Н | Х | REF/SELF | Illegal | | | | L | L | L | L | MODE | MRS | Illegal | | | Write with<br>Auto-<br>precharge | Н | х | Х | Х | Х | DESL | NOP (Continue Burst to End $\rightarrow$ Precharge $\rightarrow$ Idle) | | | precharge | L | Н | Н | Н | Х | NOP | NOP (Continue Burst to End $\rightarrow$ Precharge $\rightarrow$ Idle) | | | | L | Н | Н | L | Х | BST | Illegal | | | | L | Н | L | Н | BA, CA, AP | READ/READA | Illegal | *2 | | | L | Н | L | L | BA, CA, AP | WRIT/WRITA | Illegal | *2 | | | L | L | Н | Н | BA, RA | ACTV | Illegal | *2 | | | L | L | Н | L | BA, AP | PRE/PALL | Illegal | *2 | | | L | L | L | Н | Х | REF/SELF | Illegal | | | | L | L | L | L | MODE | MRS | Illegal | | | Current<br>State | cs | RAS | CAS | WE | Addr | Command | Function | Notes | |------------------|----|-----|-----|----|------------|------------|----------------------------------|-------| | Precharge | Н | Х | Х | Х | Х | DESL | NOP (Idle after tap) | | | | L | Н | Н | Η | Х | NOP | NOP (Idle after tap) | | | | L | Н | Н | L | Х | BST | Illegal | | | | L | Н | L | Н | BA, CA, AP | READ/READA | Illegal | *2 | | | L | Н | L | L | BA, CA, AP | WRIT/WRITA | Illegal | *2 | | | L | L | Н | Н | BA, RA | ACTV | Illegal | *2 | | | L | L | Н | L | BA, AP | PRE/PALL | NOP (PALL may effect other bank) | *5 | | | L | L | L | Н | Х | REF/SELF | Illegal | | | | L | L | L | L | MODE | MRS | Illegal | | | Bank | Н | Х | Х | Х | Х | DESL | NOP (Bank Active after tRCD) | | | Activating | L | Н | Н | Н | Х | NOP | NOP (Bank Active after tRCD) | | | | L | Н | Н | L | Х | BST | NOP (Bank Active after tRCD) | | | | L | Н | L | Н | BA, CA, AP | READ/READA | Illegal | *2 | | | L | Н | L | L | BA, CA, AP | WRIT/WRITA | Illegal | *2 | | | L | L | Н | Н | BA, RA | ACTV | Illegal | *2 | | | L | L | Н | L | BA, AP | PRE/PALL | Illegal | *2 | | | L | L | L | Н | Х | REF/SELF | Illegal | | | | L | L | L | L | MODE | MRS | Illegal | | ## (Continued) | Current<br>State | cs | RAS | CAS | WE | Addr | Command | Function Notes | |------------------|----|-----|-----|----|------|------------------------------------|-------------------------| | Refreshing | Н | Х | Х | Х | Х | DESL | NOP (Idle after tac) *8 | | | L | Н | Н | Х | Х | NOP/BST | NOP (Idle after tac) *8 | | | L | Н | L | Х | х | READ/READA/<br>WRIT/WRITA | Illegal | | | L | L | Н | Х | х | ACTV/PRE/<br>PALL | Illegal | | | L | L | L | х | х | REF/SELF/<br>MRS | Illegal | | Mode<br>Register | Н | Х | Х | Х | Х | DESL | NOP (Idle after tasc) | | Setting | L | Н | Н | Н | Х | NOP | NOP (Idle after tasc) | | | L | Н | Н | L | Х | BST | Illegal | | | L | Н | L | Х | Х | READ/READA/<br>WRIT/WRITA | Illegal | | | L | L | х | х | Х | ACTV/PRE/<br>PALL/REF/<br>SELF/MRS | Illegal | ### ABBREVIATIONS: RA = Row Address CA = Column Address AP = Auto Precharge ## **COMMAND TRUTH TABLE FOR CKE** | Current<br>State | CKE<br>n-1 | CKE<br>n | cs | RAS | CAS | WE | Addr | Function Notes | |------------------|------------|----------|----|-----|-----|----|------|------------------------------------------------------------| | Self-<br>refresh | Н | Х | Х | Х | Х | Х | Х | Invalid | | renesii | L | Н | Н | х | х | Х | Х | Exit Self-refresh (Self-refresh Recovery → Idle after tnc) | | | L | Н | L | Н | Н | Н | Х | Exit Self-refresh (Self-refresh Recovery → Idle after tnc) | | | L | Н | L | Н | Н | L | | Illegal | | | L | Н | L | Н | L | Х | х | Illegal | | | L | Н | L | L | Х | Х | Х | Illegal | | | L | L | Х | Х | Х | Х | Х | NOP (Maintain Self-refresh) | | Self-<br>refresh | L | Х | Х | Х | Х | Х | х | Invalid | | Recovery | Н | Н | Н | Х | Х | Х | Х | Idle after tac | | | Н | Н | L | Н | Н | Н | Х | Idle after tac | | | Н | Н | L | Н | Н | L | Х | Illegal | | | Н | Н | L | Н | L | Х | Х | Illegal | | | Н | Н | L | L | Х | Х | Х | Illegal | | | Н | Н | Х | Х | Х | Х | Х | Illegal | | | Н | L | Х | Х | Х | Х | Х | Illegal | | Current<br>State | CKE<br>n-1 | CKE<br>n | cs | RAS | CAS | WE | Addr | Function Notes | |------------------|------------|----------|----|-----|-----|----|------|--------------------------------------| | Power<br>Down | Н | Х | Х | Х | Х | Х | | Invalid | | DOWII | L | Н | Н | Х | Х | Х | Х | Exit Power Down Mode → Idle | | | L | Н | L | Н | Н | Н | Х | Exit Power Down Mode → Idle | | | L | L | Х | Х | Х | Х | Х | NOP (Maintain Power Down Mode) | | | L | Н | L | L | Х | Х | Х | Illegal | | | L | Н | L | Н | L | Х | Х | Illegal | | Both<br>Banks | Н | Н | Н | Х | Х | Х | | Refer to the Operation Command Table | | Idle | Н | Н | L | Н | Х | Х | | Refer to the Operation Command Table | | | Н | Н | L | L | Н | Х | | Refer to the Operation Command Table | | | Н | Н | L | L | L | Н | Х | Auto-refresh | | | Н | Н | L | L | L | L | MODE | Refer to the Operation Command Table | | | Н | L | Н | Х | Х | Х | Х | Power Down | | | Н | L | L | Н | Н | Н | Х | Power Down | | | Н | L | L | Н | Н | L | Х | Illegal | | | Н | L | L | Н | L | Х | | Illegal | | | Н | L | L | L | Н | Х | | Illegal | | | Н | L | L | L | L | Н | Х | Self-refresh | | | Н | L | L | L | L | L | MODE | Illegal | | | L | Х | Х | Х | Х | Х | X | Invalid | ### (Continued) | Current<br>State | CKE<br>n-1 | CKE<br>n | cs | RAS | CAS | WE | Addr | Function Notes | | |--------------------------|------------|----------|----|-----|-----|----|------|--------------------------------------|--| | Bank Active<br>Bank | Н | Н | Х | Х | Х | Х | Х | Refer to the Operation Command Table | | | Activating<br>Read/Write | Н | L | Х | Х | Х | Х | Х | Begin Clock Suspend Next Cycle | | | | L | Х | Х | Х | Х | Х | Х | Invalid | | | Clock<br>Suspend | Н | Х | Х | Х | Х | Х | Х | Invalid | | | Оизрени | L | Н | Х | Х | Х | Х | Х | Exit Clock Suspend Next Cycle | | | | L | L | Х | Х | Х | Х | Х | Maintain Clock Suspend | | | Any State<br>Other Than | Н | Н | Х | Х | Х | Х | Х | Refer to the Operation Command Table | | | Listed Above | Н | L | Х | Х | Х | Х | Х | Illegal | | | | L | Х | Х | Х | Х | Х | х | Invalid | | **Notes:** \*1. All entries assume the CKE was High during the proceeding clock cycle and the current clock cycle. Illegal means don't used command. If used, power up sequence be asserted after power shut down. - \*2. Illegal to bank in specified state; entry may be legal in the bank specified by BA, depending on the state of that bank. - \*3. Illegal if any bank is not idle. - \*4. Must satisfy bus contention, bus turn around, and/or write recovery requirements. - \*5. NOP to bank precharging or in idle state. May precharge bank specified by BA (and AP). - \*6. SELF command should only be issued after the last read data have been appeared on DQ. - \*7. MRS command should only be issued on condition that all DQ are in Hi-Z. - \*8. Asynchronous Self-Refresh Entry executed when CKE is brought Low together with DSEL or NOP command(ASE command) within tase. #### **■ FUNCTIONAL DESCRIPTION** #### **SDRAM BASIC FUNCTION** Three major differences between this SDRAM and conventional DRAMs are: synchronized operation, burst mode, and mode register. The **synchronized operation** is the fundamental difference. An SDRAM uses a clock input for the synchronization, where the DRAM is basically asynchronous memory although it has been using two clocks, RAS and CAS. Each operation of DRAM is determined by their timing phase differences while each operation of SDRAM is determined by commands and all operations are referenced to a positive clock edge. Fig.2 shows the basic timing diagram differences between SDRAMs and DRAMs. The **burst mode** is a very high speed access mode utilizing an internal column address generator. Once a column addresses for the first access is set, following addresses are automatically generated by the internal column address counter. The **mode register** is to justify the SDRAM operation and function into desired system conditions. MODE REGISTER TABLE shows how SDRAM can be configured for system requirement by mode register programming. #### **CLOCK (CLK) AND CLOCK ENABLE (CKE)** All input and output signals of SDRAM use register type buffers. A CLK is used as a trigger for the register and internal burst counter increment. All inputs are latched by a positive edge of CLK. All outputs are validated by the CLK. CKE is a high active clock enable signal. When CKE = Low is latched at a clock input during active cycle, the next clock will be internally masked. During idle state (all banks have been precharged), the Power Down mode(standby) is entered with CKE = Low and this will make extremely low standby current. ### CHIP SELECT (CS) CS enables all commands inputs, RAS, CAS, and WE, and address input. When CS is High, command signals are negated but internal operation such as burst cycle will not be suspended. If such a control isn't needed, CS can be tied to ground level. #### COMMAND INPUTS (RAS, CAS AND WE) Unlike a conventional DRAM, RAS, CAS, and WE do not directly imply SDRAM operation, such as Row address strobe by RAS. Instead, each combination of RAS, CAS, and WE input in conjunction with CS input at a rising edge of the CLK determines SDRAM operation. Refer to FUNCTIONAL TRUTH TABLE in page 5. ### ADDRESS INPUTS (Ao to A10) Address input selects an arbitrary location of a total of 524,288 words of each memory cell matrix. A total of nineteen address input signals are required to decode such a matrix. SDRAM adopts an address multiplexer in order to reduce the pin count of the address line. At a Bank Active command (ACTV), eleven Row addresses are initially latched and the remainder of nine Column addresses are then latched by a Column address strobe command of either a Read command (READ or READA) or Write command (WRIT or WRITA). #### BANK SELECT (A11) This SDRAM has two banks and each bank is organized as 512 K words by 16-bit. Bank selection by A<sub>11</sub> occurs at Bank Active command (ACTV) followed by read (READ or READA), write (WRIT or WRITA), and precharge command (PRE). #### DATA INPUTS AND OUTPUTS (DQ0 to DQ15) Input data is latched and written into the memory at the clock following the write command input. Data output is obtained by the following conditions followed by a read command input: $t_{RAC}$ : from the bank active command when $t_{RCD}$ (min) is satisfied. (This parameter is reference only.) $t_{CAC}$ : from the read command when $t_{RCD}$ is greater than $t_{RCD}$ (min).(This parameter is reference only.) tac: from the clock edge after trac and toac. The polarity of the output data is identical to that of the input. Data is valid between access time (determined by the three conditions above) and the next positive clock edge (toh). #### DATA I/O MASK (DQML/DQMU) DQML and DQMU are active high enable inputs and have an output disable and input mask function. During burst cycle and when DQML/DQMU = High is latched by a clock, input is masked at the same clock and output will be masked at the second clock later while internal burst counter will increment by one or will go to the next stage depending on burst type. DQML controls lower byte (DQo to DQ7) and DQMU controls upper byte (DQ8 to DQ15). ### **BURST MODE OPERATION AND BURST TYPE** The burst mode provides faster memory access. The burst mode is implemented by keeping the same Row address and by automatic strobing column address. Access time and cycle time of Burst mode is specified as tac and tok, respectively. The internal column address counter operation is determined by a mode register which defines burst type and burst count length of 1,2,4 or 8 bits of boundary. In order to terminate or to move from the current burst mode to the next stage while the remaining burst count is more than 1, the following combinations will be required: | Current Stage | Next Stage | ı | Method (Assert the following command) | | | | | |---------------|-------------|--------------|----------------------------------------|--|--|--|--| | Burst Read | Burst Read | Read Comma | Read Command | | | | | | Burst Read | Burst Write | 1st Step | Mask Command (Normally 3 clock cycles) | | | | | | Duist nead | Buist Wille | 2nd Step | Write Command after lowd | | | | | | Burst Write | Burst Write | Write Comma | nd | | | | | | Burst Write | Burst Read | Read Comma | nd | | | | | | Burst Read | Precharge | Precharge Co | Precharge Command | | | | | | Burst Write | Precharge | Precharge Co | mmand | | | | | The burst type can be selected either sequential or interleave mode if burst length is 2,4 or 8. The sequential mode is an incremental decoding scheme within a boundary address to be determined by count length, it assigns +1 to the previous (or initial) address until reaching the end of boundary address and then wraps round to least significant address(=0). The interleave mode is a scrambled decoding scheme for A<sub>0</sub> and A<sub>2</sub>. If the first access of column address is even (0), the next address will be odd (1), or vice-versa. #### (Continued) When the full burst operation is executed at single write mode, Auto-precharge command is valid only at write operation. The burst type can be selected either sequential or interleave mode. But only the sequential mode is usable to the full column burst. The sequential mode is an incremental decoding scheme within a boundary address to be determined by burst length, it assigns +1 to the previous (or initial) address until reaching the end of boundary address and then wraps round to least significant address(=0). | Burst<br>Length | Stating Column<br>Address<br>A <sub>2</sub> A <sub>1</sub> A <sub>0</sub> | Sequential Mode | Interleave | |-----------------|---------------------------------------------------------------------------|-------------------------------|-------------------------------| | 2 | X X 0 | 0 - 1 | 0 - 1 | | 2 | X X 1 | 1 - 0 | 1 - 0 | | | X 0 0 | 0 - 1 - 2 - 3 | 0 - 1 - 2 - 3 | | 4 | X 0 1 | 1 - 2 - 3 - 0 | 1 - 0 - 3 - 2 | | 4 | X 1 0 | 2 - 3 - 0 - 1 | 2 - 3 - 0 - 1 | | | X 1 1 | 3 - 0 - 1 - 2 | 3 - 2 - 1 - 0 | | | 0 0 0 | 0 - 1 - 2 - 3 - 4 - 5 - 6 - 7 | 0 - 1 - 2 - 3 - 4 - 5 - 6 - 7 | | | 0 0 1 | 1 - 2 - 3 - 4 - 5 - 6 - 7 - 0 | 1 - 0 - 3 - 2 - 5 - 4 - 7 - 6 | | | 0 1 0 | 2 - 3 - 4 - 5 - 6 - 7 - 0 - 1 | 2 - 3 - 0 - 1 - 6 - 7 - 4 - 5 | | 8 | 0 1 1 | 3 - 4 - 5 - 6 - 7 - 0 - 1 - 2 | 3 - 2 - 1 - 0 - 7 - 6 - 5 - 4 | | 0 | 1 0 0 | 4 - 5 - 6 - 7 - 0 - 1 - 2 - 3 | 4 - 5 - 6 - 7 - 0 - 1 - 2 - 3 | | | 1 0 1 | 5 - 6 - 7 - 0 - 1 - 2 - 3 - 4 | 5 - 4 - 7 - 6 - 1 - 0 - 3 - 2 | | | 1 1 0 | 6 - 7 - 0 - 1 - 2 - 3 - 4 - 5 | 6 - 7 - 4 - 5 - 2 - 3 - 0 - 1 | | | 1 1 1 | 7 - 0 - 1 - 2 - 3 - 4 - 5 - 6 | 7 - 6 - 5 - 4 - 3 - 2 - 1 - 0 | #### FULL COLUMN BURST AND BURST STOP COMMAND (BST) The full column burst is an option of burst length and available only at sequential mode of burst type. This full column burst mode is repeatedly access to the same column. If burst mode reaches end of column address, then it wraps round to first column address (=0) and continues to count until interrupted by the news Read (READ) /Write (WRIT), Precharge (PRE), or Burst Stop (BST) command. The selection of Auto-precharge option is illegal during the full column burst operation except write command at BURST READ & SINGLE WRITE mode. The BST command is applicable to terminated burst operation. If the BST command is asserted burst mode, its operation is terminated immediately and the internal state moves to Bank Active. When read mode is interrupted by BST command, the output will be in High-Z. For the detail rule, please refer to TIMING DIAGRAM-8. When write mode is interrupted by BST command, the data to be applied at the same time with BST command will be ignored. #### **BURST READ & SINGLE WRITE** The burst read and single write mode provides single word write operation regardless of its burst length. In this mode, burst read operation does not affected by this mode. ### PRECHARGE AND PRECHARGE OPTION (PRE, PALL) SDRAM memory core is the same as conventional DRAMs', requiring precharge and refresh operations. Precharge rewrites the bit line and to reset the internal Row address line and is executed by the Precharge command (PRE). With the Precharge command, SDRAM will automatically be in standby state after precharge time ( $t_{RP}$ ). The precharged bank is selected by combination of AP and $A_{11}$ when Precharge command is asserted. If AP = High, both banks are precharged regardless of $A_{11}$ (PALL). If AP = Low, a bank to be selected by $A_{11}$ is precharged (PRE). The Auto-precharge enters precharge mode at the end of burst mode of read or write without Precharge command assertion. This Auto-precharge is entered by AP = High when a read or write command is asserted. Refer to FUNCTION TRUTH TABLE. ### **AUTO-REFRESH (REF)** Auto-refresh uses the internal refresh address counter. The SDRAM Auto-refresh command (REF) generates Precharge command internally. All banks of SDRAM should be precharged prior to the Auto-refresh command. The Auto-refresh command should also be asserted every 15.6 $\mu$ s or a total 4096 refresh commands within a 64 ms period. ### **SELF-REFRESH ENTRY (SELF)** Self-refresh function provides automatic refresh by an internal timer as well as Auto-refresh and will continue the refresh function until cancelled by SELFX. The Self-refresh is entered by applying an Auto-refresh command in conjunction with CKE = Low (SELF). Once SDRAM enters the self-refresh mode, all inputs except for CKE will be "don't care" (either logic high or low level state) and outputs will be in a High-Z state. During a Self-refresh mode, CKE = Low should be maintained. SELF command should only be issued after last read data has been appeared on DQ. #### ASYNCHRONOUS SELF-REFRESH ENTRY(ASE) The SELF command requires high speed control to the CKE as well as other command inputs. The MB81F161622B supports Asynchronous Self-refresh entry and it executed when CKE is brought Low together with DSEL or NOP command(ASE command) within tase(min). Once it enters the self-refresh mode, CKE=Low should be maintained as the same manner as regular Self-refresh mode. ASE command should only be effective if not of access command is issued after the last REF command has been issued. #### **SELF-REFRESH EXIT (SELFX)** To Exit SElf-Refresh mode, apply minimum toksp before CKE brought high, and then the NOP command (NOP) or the Deselect command (DESL) should be asserted within minimum tRC. Refer to Timing Diagram for the detail. It is recommended to assert an Auto-refresh command just after the tec period to avoid the violation of refresh period. #### **MODE REGISTER SET (MRS)** The mode register of SDRAM provides a variety of different operations. The register consists of four operation fields; Burst Length, Burst Type, CAS latency, and Operation Code. Refer to MODE REGISTER TABLE in page 33. The mode register can be programmed by the Mode Register Set command (MRS). Each field is set by the address line. Once a mode register is programmed, the contents of the register will be held until re-programmed by another MRS command (or part loses power). MRS command should only be issued on condition that all DQ is in Hi-Z. The condition of the mode register is undefined after the power-up stage. It is required to set each field after initialization of SDRAM. Refer to POWER-UP INITIALIZATION below. ### **POWER-UP INITIALIZATION** The SDRAM internal condition after power-up will be undefined. It is required to follow the following Power On Sequence to execute read or write operation. - 1. Apply power and start clock. Attempt to maintain either NOP or DESL command at the input. - 2. Maintain stable power, stable clock, and NOP condition for a minimum of 200 $\mu$ s. - 3. Precharge all banks by Precharge (PRE) or Precharge All command (PALL). - 4. Assert minimum of 8 Auto-refresh command(REF). - 5. Program the mode register by Mode Register Set command(MRS). In addition, it is recommended DQML/DQMU and CKE to track V cc to insure that output is High-Z state. The Mode Register Set command (MRS) can be set before 8 Auto-refresh command (REF). ### **CLOCK LATENCY OR DELAY TIME FOR 1 BANK OPERATION** | Second command (same bank) First command | MRS | ACTV | READ | READA | WRT | WRITA | PRE | PALL | REF | SELF | |------------------------------------------|-------------------------------|-------------------------------|--------------|--------------------|----------------|--------------------|--------------|--------------|-------------------------------|-------------------------------| | MRS | <b>t</b> rsc | <b>t</b> rsc | | | | | trsc | trsc | <b>t</b> RSC | <b>t</b> rsc | | ACTV | | | <b>t</b> rcd | *4<br><b>t</b> rcd | <b>t</b> rcd | *4<br><b>t</b> rod | tras | tras | | | | READ | | | 1 | 1 | *1<br><b>1</b> | *1<br><b>1</b> | 1 | 1 | | | | READA | *2<br>BL +<br>t <sub>RP</sub> | *2<br>BL +<br>t <sub>RP</sub> | | | | | | | *2<br>BL +<br>t <sub>RP</sub> | *2<br>BL +<br>t <sub>RP</sub> | | WRIT | | | twr | twr | 1 | 1 | <b>t</b> dpl | <b>t</b> dpl | | | | WRITA | <b>t</b> dal | <b>t</b> dal | | | | | | | <b>t</b> dal | <b>t</b> dal | | PRE | *3<br><b>t</b> RP | *3<br><b>t</b> RP | | | | | <b>t</b> rp | <b>t</b> RP | *3<br><b>t</b> RP | *3<br><b>t</b> RP | | PALL | *3<br><b>t</b> RP | *3<br><b>t</b> RP | | | | | <b>t</b> RP | <b>t</b> RP | *3<br><b>t</b> RP | *3<br><b>t</b> RP | | REF | trc | <b>t</b> RC | | | | | <b>t</b> RC | <b>t</b> rc | <b>t</b> RC | <b>t</b> RC | | SELFX | <b>t</b> RC | <b>t</b> rc | | | | | | | <b>t</b> rc | trc | Notes: \*1. Assume no I/O conflict. - \*2. If $t_{RP} \le t_{CK}$ , minimum latency is a sum of BL + CL. - \*3. Assume Output is in High-Z state. - \*4. Assume tras is satisfied. | Illegal Command | | |-----------------|--| |-----------------|--| ### **CLOCK LATENCY OR DELAY TIME FOR 2 BANK OPERATION** | Second command (opposite bank) First command | MRS | ACTV | READ | READA | WRT | WRITA | PRE | PALL | REF | SELF | |----------------------------------------------|-------------------------------------|--------------------|----------------|----------------|----------------------|----------------------|----------------|----------------|-------------------------------------|-------------------------------------| | MRS | trsc | <b>t</b> rsc | | | | | <b>t</b> rsc | <b>t</b> RSC | <b>t</b> rsc | <b>t</b> rsc | | ACTV | | *1<br><b>t</b> rrd | *2<br><b>1</b> | *2<br><b>1</b> | *2<br><b>1</b> | *2<br><b>1</b> | *7<br><b>1</b> | tras | | | | READ | | 1 | *2<br><b>1</b> | *2<br>1 | *2<br>*3<br><b>1</b> | *2<br>*3<br><b>1</b> | *7<br><b>1</b> | *8<br><b>1</b> | | | | READA | *1<br>*4<br>BL +<br>t <sub>RP</sub> | 1 | 1 | 1 | 1 | 1 | 1 | | *1<br>*4<br>BL +<br>t <sub>RP</sub> | *1<br>*4<br>BL +<br>t <sub>RP</sub> | | WRIT | | *1<br><b>1</b> | *2<br><b>1</b> | *2<br><b>1</b> | *2<br>1 | *2<br>1 | *7<br><b>1</b> | *8<br>1 | | | | WRITA *9 | *1<br>*4<br>BL +<br>tre | 1 | 1 | 1 | 1 | 1 | 1 | | *1<br>BL + 1<br>+ <b>t</b> rp | *1<br>BL + 1<br>+ t <sub>RP</sub> | | PRE | *1<br><b>t</b> RP | *1<br><b>1</b> | *2<br><b>1</b> | *2<br><b>1</b> | *2<br><b>1</b> | *2<br><b>1</b> | 1 | <b>t</b> ras | *1<br><b>t</b> RP | *1<br><b>t</b> rp | | PALL | <b>t</b> RP | *1<br><b>t</b> RP | | | | | 1 | 1 | *1<br>*6<br><b>t</b> RP | *1<br>*6<br><b>t</b> rp | | REF | <b>t</b> RC | <b>t</b> RC | | | | | <b>t</b> RC | trc | <b>t</b> RC | <b>t</b> RC | | SELFX | <b>t</b> RC | <b>t</b> rc | | | | | | | <b>t</b> rc | <b>t</b> rc | Notes: \*1. Assume opposite bank is in idle state. - \*2. Assume opposite bank is in active state. - \*3. Assume no I/O conflict. - \*4. If $t_{RP} \le t_{CK}$ , minimum latency is a sum of BL + CL. - \*5. Assume PALL command dose not affect any operation on opposite bank. - \*6. Assume Output is in High-Z state. - \*7. Assume tras of opposite bank is satisfied. - \*8. Assume tras(ACTV to PALL) is satisfied. - \*9. If opposite bank should be interrupted, tRAS of own bank is satisfied... | | Illegal Command | |--|-----------------| |--|-----------------| ## ■ ABSOLUTE MAXIMUM RATINGS (See WARNING) | Parameter | Symbol | Value | Unit | |---------------------------------------|--------------|--------------|------| | Voltage of Vcc Supply Relative to Vss | Vcc | -0.5 to +4.6 | V | | Voltage at Any Pin Relative to Vss | Vin, Vout | -0.5 to +4.6 | V | | Short Circuit Output Current | <b>І</b> оит | -50 to +50 | mA | | Power Dissipation | Po | 1.3 | W | | Storage Temperature | Тѕтс | −55 to +125 | °C | WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings. ## ■ RECOMMENDED OPERATING CONDITIONS ## (Referenced to Vss) | Parameter | Notes | Symbol | Min. | Тур. | Max. | Unit | |---------------------|-------|-----------|------|------|-----------|------| | Supply Voltage | | Vcc, Vccq | 3.0 | 3.3 | 3.6 | V | | Supply Vollage | | Vss, Vssq | 0 | 0 | 0 | ٧ | | Input High Voltage | *1 | VIH | 2.0 | _ | Vcc + 0.5 | ٧ | | Input Low Voltage | *2 | VIL | -0.5 | _ | 0.8 | ٧ | | Ambient Temperature | | Та | 0 | _ | 70 | °C | Notes: \*1. Overshoot limit: $V \Vdash (max) = TBD$ . \*2. Undershoot limit: $V \perp (min) = -1.5 \text{ V}$ with a pulsewidth $\leq 5 \text{ ns}$ WARNING: Recommended operating conditions are normal operating ranges for the semiconductor device. All the device's electrical characteristics are warranted when operated within these ranges. > Always use semiconductor devices within the recommended operating conditions. Operation outside these ranges may adversely affect reliability and could result in device failure. > No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representative beforehand. #### **■ CAPACITANCE** $(T_A = 25^{\circ}C, f = 1 \text{ MHz})$ | Parameter | Symbol | Min. | Тур. | Max. | Unit | |-----------------------------------|------------------|------|------|------|------| | Input Capacitance, Except for CLK | C <sub>IN1</sub> | 2.5 | _ | 5 | pF | | Input Capacitance for CLK | C <sub>IN2</sub> | 2.5 | _ | 4 | pF | | I/O Capacitance | C <sub>I/O</sub> | 4.0 | _ | 6.5 | pF | ## **■ DC CHARACTERISTICS** (At recommended operating conditions unless otherwise noted.) Notes 1, 2 | David. | | C: see b e l | O a maliki a ma | Va | lue | Linit | |-----------------------------------------------|-----------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|-------------| | Para | nmeter | Symbol | Conditions | Min. | Max. | Unit | | Output High Voltage | | | lон = −2 mA | 2.4 | _ | V | | Output Low Voltage | | VOL(DC) | IoL = 2 mA | _ | 0.4 | V | | Input Leakage Curre | nt (Any Input) | lu | $0 \text{ V} \le \text{V}_{\text{IN}} \le \text{V}_{\text{CC}};$<br>All other pins not under test = $0 \text{ V}$ | <b>-</b> 5 | 5 | μА | | Output Leakage Curi | rent | Іьо | 0 V ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> ;<br>Data out disabled | <b>-</b> 5 | 5 | μΑ | | | MB81F16422B-75 | | Burst: Length = 4,<br>trc = min for BL = 4,<br>tck = min, | | 100 | | | | MB81F16422B-102 | Icc1s | One bank active, Outputs open, Addresses changed up to | _ | 100 | mA | | Operating Current<br>(Average Power | MB81F161622B-10 | | 3-times during $tRC(min)$ , $0 \text{ V} \leq V_{IN} \leq V_{CC}$ | | 80 | | | Supply Current) | MB81F16422B-75 | | Burst Length = 4 (each bank),<br>trc = min for BL = 4(each bank),<br>tck = min, | | 150 | | | | MB81F16422B-102 | Icc1D | All banks active, Output open, Addresses changed up to | _ | 140 | mA | | | MB81F161622B-10 | | 3-times during trc(min),<br>0 V ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> | | 120 | | | | | Іссер | $CKE = V \Vdash,$ All banks idle,<br>tc = min, Power down mode,<br>$0 \ V \le V \mid_{N} \le V cc$ | _ | 400 | | | | | Icc2PS | $\label{eq:cke} \begin{split} & CKE = V_{\text{L}}, \\ & \text{All banks idle,} \\ & CLK = H \text{ or L}, \\ & \text{Power down mode,} \\ & 0 V \leq V_{\text{IN}} \leq V_{\text{CC}} \end{split}$ | | 400 | <b>⊢ μΑ</b> | | Precharge Standby<br>Current<br>(Power Supply | MB81F16422B-75 | | CKE = V <sub>H</sub> , All banks idle, tcκ = min, | _ | 27 | | | Current) | MB81F16422B-102 | Icc2N | NOP commands only,<br>Input signals(except to<br>CMD) are changed one | _ | 20 | | | | MB81F161622B-10 | | times during 3 clock<br>cycles,<br>0 V ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> | _ | 20 | mA | | | | Icczns | $\label{eq:cke} \begin{array}{l} \text{CKE} = \text{V}_{\text{IH}},\\ \text{All banks idle,}\\ \text{CLK} = \text{H or L,}\\ \text{Input signals are stable,}\\ \text{0 V} \leq \text{V}_{\text{IN}} \leq \text{V}_{\text{CC}} \end{array}$ | _ | 15 | | | Poro | meter | Symbol | Conditions | Value | | Unit | |---------------------------------------------------------|------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------------------------------------------|--------| | Para | imeter | Symbol | Conditions | Min. | Max. | - Onit | | | Active Standby Current | | CKE = V <sub>I</sub> ,<br>Any bank active,<br>tck = min,<br>0 V ≤ V <sub>I</sub> N ≤ Vcc | _ | 5 | mA | | (Power Supply Curre | nt) | Іссзрѕ | CKE = V <sub>IL</sub> ,<br>Any bank active,<br>CLK = H or L,<br>0 V ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> | _ | Max. | mA | | Active Standby | MB81F16422B-75 | | CKE = V <sub>H</sub> ,<br>Any bank active,<br>tcκ = min, | _ | 54 | mA | | Active Standby<br>Current<br>(Power Supply<br>Current) | MB81F16422B-75 | Іссзи | NOP commands only,<br>Input signals(except to<br>CMD) are changed one | _ | 40 | mA | | ouncity | MB81F161622B-10 | | times during 3 clock cycles, $0 \text{ V} \leq V_{\text{IN}} \leq V_{\text{CC}}$ | _ | 40 | mA | | | | Іссзиѕ | $\label{eq:cke} \begin{split} & CKE = V_{\text{IH}}, \\ & \text{Any bank active}, \\ & CLK = H \text{ or } L, \\ & 0 V \leq V_{\text{IN}} \leq V_{\text{CC}} \end{split}$ | _ | 25 | mA | | Burst mode | MB81F16422B-75 | | tck = min, Burst Length = 4, Outputs open, Multiple-banks active, Gapless data, | | 150 | | | Current<br>(Average Power<br>Supply Current) | MB81F16422B-102 | Icc4 | | _ | 120 | mA | | Supply Surrent) | MB81F16422B-10 | | 0 V ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> | | 54<br>40<br>40<br>25<br>150<br>120<br>120<br>100<br>80<br>80 | | | | MB81F16422B-75 | | Auto-refresh; | | 100 | | | Refresh Current #1<br>(Average Power<br>Supply Current) | MB81F16422B-102 | Icc5 | tck = min,<br>trc = min,<br>$0 \text{ V} \le \text{V}_{\text{IN}} \le \text{V}_{\text{CC}}$ | _ | 80 | mA | | , | MB81F16422B-10 | | U V \( \text{IN} \( \text{VCC} | | 80 | | | Refresh Current #2<br>(Average Power Supply Current) | | Icc <sub>6</sub> | Self-refresh;<br>tck = min,<br>$CKE \le 0.2 V$ ,<br>$0 V \le V_{IN} \le V_{CC}$ | _ | 400 | μА | | Refresh Current #2<br>(Average Power Supply Current) | | Icc6A | Asynchronous Self-refresh (by CLK stop); CKE $\leq$ 0.2 V, CLK = V <sub>IL</sub> , 0 V $\leq$ V <sub>IN</sub> $\leq$ Vcc | _ | 400 | μА | ## **■ AC CHARACTERISTICS** (At recommended operating conditions unless otherwise noted.) Notes 2, 3, 4 | Parameter | Notes | Sym-<br>bol | MB81F161622B<br>-75 | | MB81F161622B<br>-102 | | MB81F161622B<br>-10 | | Unit | |-------------------------------------------------------------------|-----------------|------------------|---------------------|------|----------------------|------|---------------------|------|------| | | | | Min. | Max. | Min. | Max. | Min. | Max. | | | Clock Period | CAS Latency = 2 | <b>t</b> CK2 | 11.5 | _ | 10 | | 15 | _ | ns | | | CAS Latency = 3 | <b>t</b> ck3 | 7.5 | _ | 10 | | 10 | _ | ns | | Clock High Time | | | 2.5 | _ | 3 | _ | 3 | _ | ns | | Clock Low Time | | | 2.5 | _ | 3 | _ | 3 | _ | ns | | Input Setup Time | | | 2 | _ | 2 | | 2 | _ | ns | | Input Hold Time | | | 1 | _ | 1 | | 1 | _ | ns | | Access Time from Clock (tck = min) *5,6 | CAS Latency = 2 | t <sub>AC2</sub> | _ | 7 | _ | 6 | _ | 8 | ns | | | CAS Latency = 3 | tасз | _ | 6 | | 6 | _ | 6 | ns | | Output in Low-Z | | | 0 | _ | 0 | _ | 0 | _ | ns | | Output in HighZ *7 | CAS Latency = 2 | <b>t</b> HZ2 | 3 | 7 | 3 | 6 | 3 | 8 | ns | | | CAS Latency = 3 | <b>t</b> HZ3 | 2 | 6 | 3 | 6 | 3 | 6 | ns | | Output Hold Time | CAS Latency = 2 | <b>+</b> | 3 | _ | 3 | _ | 3 | _ | ns | | | CAS Latency = 3 | <b>t</b> он | 2 | _ | 3 | | 3 | _ | ns | | Time between Auto-refresh command Interval | | | _ | 15.6 | _ | 15.6 | _ | 15.6 | μs | | CKE Low(or CLK Low) Hold Time for Asynchronous Self-refresh Entry | | <b>t</b> ase | 100 | 200 | 100 | 200 | 100 | 200 | μs | | Transition Time | | | 0.5 | 2 | 0.5 | 2 | 0.5 | 2 | ns | | CKE Setup time for Power Down Exit | | | 3 | _ | 3 | _ | 3 | _ | ns | ### **BASE VALUES FOR CLOCK COUNT/LATENCY** | Parameter | Notes | Sym-<br>bol | MB81F161622B<br>-75 | | MB81F161622B<br>-102 | | MB81F161622B<br>-10 | | Unit | |---------------------------------------------|-----------------|--------------|----------------------|--------|----------------------|--------|----------------------|--------|------| | | | | Min. | Max. | Min. | Max. | Min. | Max. | | | RAS Cycle Time | *8 | <b>t</b> RC | 67.5 | _ | 70 | _ | 80 | _ | ns | | RAS Precharge Time | | <b>t</b> rp | 22.5 | _ | 20 | _ | 30 | _ | ns | | RAS Active Time | | <b>t</b> ras | 45 | 100000 | 50 | 100000 | 50 | 100000 | ns | | RAS to CAS Delay Time *9 | | <b>t</b> RCD | 22.5 | _ | 20 | _ | 30 | _ | ns | | Write Recovery Time | | twr | 7.5 | _ | 10 | _ | 10 | _ | ns | | Data-in to Precharge Lead Time | | <b>t</b> DPL | 7.5 | _ | 10 | _ | 10 | _ | ns | | Data-in to Active/Refresh<br>Command Period | CAS Latency = 2 | tDAL2 | 1cyc+t <sub>RP</sub> | _ | 1cyc+t <sub>RP</sub> | _ | 1cyc+t <sub>RP</sub> | _ | ns | | | CAS Latency = 3 | tDAL3 | 2cyc+t <sub>RP</sub> | | 2cyc+t <sub>RP</sub> | _ | 2cyc+t <sub>RP</sub> | _ | ns | | Mode Register Set Cycle Time | | <b>t</b> RSC | 15 | _ | 20 | _ | 20 | _ | ns | | RAS to RAS Bank Active Delay Time | | <b>t</b> rrd | 15 | - | 20 | _ | 20 | _ | ns | ### **CLOCK COUNT FORMULA Note10** $$Clock \ge \frac{Base\ Value}{Clock\ Period}$$ (Round off a whole number) #### **LATENCY-FIXED VALUES** (The latency values on these parameters are fixed regardless of clock period.) | Parameter | Notes | Symbol | MB81F161622B<br>-75 | MB81F161622B<br>-102 | MB81F161622B<br>-10 | Unit | |-------------------------------------------------|--------|---------------|---------------------|----------------------|---------------------|-------| | CKE to Clock Disable | | <b>I</b> CKE | 1 | 1 | 1 | cycle | | DQM to Output in High-Z | | lpqz | 2 | 2 | 2 | cycle | | DQM to Input Data Delay | | IDQD | 0 | 0 | 0 | cycle | | Last Output to Write<br>Command Delay | | lowd | 2 | 2 | 2 | cycle | | Write Command to Input<br>Data Delay | | lowo | 0 | 0 | 0 | cycle | | Precharge to Output in High-Z Delay | CL = 2 | <b>І</b> кон2 | 2 | 2 | 2 | cycle | | | CL = 3 | Іпонз | 3 | 3 | 3 | cycle | | Burst Stop Command to<br>Output in High-Z Delay | CL = 2 | Iвsн2 | 2 | 2 | 2 | cycle | | | CL = 3 | Івѕнз | 3 | 3 | 3 | cycle | | CAS to CAS Delay (min) | | Iccd | 1 | 1 | 1 | cycle | | CAS Bank Delay (min) | | Ісво | 1 | 1 | 1 | cycle | **Notes:** \*1. lcc depends on the output termination or load conditions, clock cycle rate, and signal clocking rate; the specified values are obtained with the output open and no termination register. - \*2. An initial pause (DESL or NOP) of 200 $\mu s$ is required after power-up followed by a minimum of eight Auto-refresh cycles. - \*3. AC characteristics assume $t_T = 1$ ns and 50 pF of capacitive load. - \*4. 1.4 V is the reference level for measuring timing of input signals. Transition times are measured between V<sub>I</sub> (min) and V<sub>I</sub> (max). - \*5. Assumes trop is satisfied. - \*6. tac also specifies the access time at burst mode. - \*7. Specified where output buffer is no longer driven. - \*8. Actual clock count of trac (IRC) will be sum of clock count of tras (IRAS) and trac (IRP). - \*9. Operation within the trace (min) ensures that access time is determined by trace(min) + trace(max); if trace is greater than the specified trace (min), access time is determined by trace. - \*10. All base values are measured from the clock edge at the command input to the clock edge for the next command input. All clock counts are calculated by a simple formula: clock count equals base value divided by clock period (round off to a whole number). Fig. 4 – EXAMPLE OF AC TEST LOAD CIRCUIT Note: AC characteristics are measured in this condition. This load circuits are not applicable for Voh and Vol. ### **■ MODE REGISTER TABLE** Notes: \*1. The latency of CKE (ICKE) is one clock. \*2. During read mode, burst counter will not be incremented/decremented at the next clock of CSUS command. Output remain the same data. \*3. During the write mode, data at the next clock of CSUS command is ignored. \*3. CLK must stop and be kept at Low in order to enter Asynchronous Self-refresh. \*3. Either NOP or DESL command can be used during tase period. \*2. Either NOP or DÉSL command must be maintained. \*4. Either NOP or DESL command can be used during the period. Notes: \*1. Simply by turn CKE = High before tase(min). \*2. Next commnad can be issued form 1 clock later when token is satisfied. \*3. Either NOP or DESL command can be used. \*4. The cancellation of Asynchronous Self-refresh entry can be done if CKE is brought to High prior to tase(min). ### **■ PACKAGE DIMENSIONS**