

# **TVP5040 NTSC/PAL Digital Video Decoder**

## Data Manual

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated

## **Contents**

| Se | ection |           | Title                                                                   | Page |
|----|--------|-----------|-------------------------------------------------------------------------|------|
| 1  | Introd | duction   |                                                                         | 1–1  |
|    | 1.1    | Feature   | es                                                                      | 1–1  |
|    | 1.2    | Applica   | ations                                                                  | 1–2  |
|    | 1.3    | Related   | d Products                                                              | 1–2  |
|    | 1.4    | Functio   | onal Block Diagram                                                      | 1–3  |
|    | 1.5    | Termina   | al Assignments                                                          | 1–4  |
|    | 1.6    | Termina   | al Functions                                                            | 1–5  |
|    | 1.7    | Strappi   | ing Terminals Description                                               | 1–7  |
| 2  | Funct  | tional De | escription                                                              | 2–1  |
|    | 2.1    | Analog    | Video Processing and A/D Converters                                     | 2–1  |
|    |        | 2.1.1     | Video Input Selection                                                   | 2–2  |
|    |        | 2.1.2     | Analog Input Clamping and Automatic Gain Control Circuits               | 2–2  |
|    |        | 2.1.3     | A/D Converters                                                          |      |
|    | 2.2    | Digital   | Processing                                                              |      |
|    |        | 2.2.1     | Digital Input Selection                                                 |      |
|    |        | 2.2.2     | Decimation Filter                                                       |      |
|    |        | 2.2.3     | Y/C Separation                                                          |      |
|    |        | 2.2.4     | Luminance Processing                                                    |      |
|    |        | 2.2.5     | Chrominance Processing                                                  | 2–10 |
|    |        | 2.2.6     | Clock Circuits                                                          |      |
|    | 2.3    | Genloc    | k Control                                                               | 2–12 |
|    | 2.4    | Video (   | Output Format                                                           | 2–12 |
|    |        | 2.4.1     | Sampling Frequencies and Patterns                                       | 2–13 |
|    |        | 2.4.2     | Video Port 20-Bit and 16-Bit 4:2:2 Output                               |      |
|    |        |           | Format Timing                                                           | 2–13 |
|    |        | 2.4.3     | Video Port 10-Bit and 8-Bit 4:2:2 and ITU-R BT.656 Output Format Timing | 2_1/ |
|    | 2.5    | Synchr    | onization Signals                                                       |      |
|    | 2.6    | •         | nterface                                                                |      |
|    | 2.7    | _         | st Interface                                                            |      |
|    | 2.1    | 2.7.1     | I <sup>2</sup> C Host Port Select                                       |      |
|    |        | 2.7.2     | I <sup>2</sup> C Write Operation                                        |      |
|    |        | 2.7.3     | I <sup>2</sup> C Read Operation                                         |      |
|    |        | 2.7.4     | I <sup>2</sup> C Microcode Write Operation                              |      |
|    |        | 2.7.5     | Microprocessor CLEAR Reset                                              |      |
|    |        | 2.7.6     | I <sup>2</sup> C Microcode Read Operation                               |      |
|    | 2.8    | _         | est Interface Port                                                      | 2–24 |

|      | 2.8.1      | VIP Host Port Terminal Description                | . 2–24 |
|------|------------|---------------------------------------------------|--------|
|      | 2.8.2      | VIP Phases                                        | . 2–25 |
|      | 2.8.3      | VIP Commands and Address Space                    | . 2–26 |
|      | 2.8.4      | Command Byte                                      | . 2–27 |
|      | 2.8.5      | VIP Microcode Write Operation (FIFO B)            |        |
|      | 2.8.6      | VIP Microcode Read Operation (FIFO C)             |        |
|      | 2.8.7      | Parallel Host Interface A                         |        |
|      | 2.8.8      | Parallel Host Interface B                         | . 2–33 |
|      | 2.8.9      | Parallel Host Interface C                         | . 2–35 |
|      | 2.8.10     | Parallel Host Interface Register Map              | . 2–36 |
|      | 2.8.11     | Parallel Host Interface Microcode Write Operation | . 2–37 |
|      | 2.8.12     | Parallel Host Interface Microcode Read Operation  | . 2–38 |
| 2.9  | VBI Data   | a Processor                                       | . 2–38 |
|      | 2.9.1      | Teletext Data Byte Order                          | . 2–39 |
|      | 2.9.2      | Teletext as Ancillary Data in Video Stream        | . 2–40 |
| 2.10 | Raw Vid    | eo Data Output                                    | . 2–41 |
| 2.11 | Reset ar   | nd Initialization                                 | . 2–41 |
| 2.12 | Internal ( | Control Registers                                 | . 2–42 |
| 2.13 | Register   | Definitions                                       | . 2–44 |
|      | 2.13.1     | VIP Vendor ID                                     | . 2–44 |
|      | 2.13.2     | VIP Device ID                                     | . 2–44 |
|      | 2.13.3     | VIP Subsystem Vendor ID                           | . 2–45 |
|      | 2.13.4     | VIP Subsystem Device ID                           | . 2–45 |
|      | 2.13.5     | VIP Power State                                   | . 2–45 |
|      | 2.13.6     | VIP Power Support                                 | . 2–45 |
|      | 2.13.7     | VIP Revision ID                                   | . 2–46 |
|      | 2.13.8     | Video Input Source Selection 1                    | . 2–46 |
|      | 2.13.9     | Analog Channel Controls                           | . 2–47 |
|      | 2.13.10    | Operation Mode Controls                           | . 2–48 |
|      | 2.13.11    | Miscellaneous Control                             | . 2–49 |
|      | 2.13.12    | Color Killer Threshold Control                    | . 2–50 |
|      | 2.13.13    | Luminance Processing Control 1                    | . 2–50 |
|      | 2.13.14    | Luminance Processing Control 2                    | . 2–51 |
|      | 2.13.15    | Brightness Control                                | . 2–51 |
|      | 2.13.16    | Color Saturation Control                          | . 2–51 |
|      | 2.13.17    | Hue Control                                       | . 2–52 |
|      | 2.13.18    | Contrast Control                                  |        |
|      | 2.13.19    | Outputs and Data Rates Select                     | . 2–52 |
|      | 2.13.20    | Luminance Control 3                               |        |
|      | 2.13.21    | Horizontal Sync HSYN Start NTSC/PAL               | . 2–53 |
|      | 2.13.22    | Vertical Blanking VBLK Start                      | . 2–54 |
|      | 2.13.23    | Vertical Blanking VBLK Stop                       |        |
|      | 2.13.24    | Chrominance Control 1                             | . 2–55 |
|      | 2.13.25    | Chrominance Control 2                             | . 2–56 |

| 2.13.26 | Interrupt Reset Register B                 | 2-56 |
|---------|--------------------------------------------|------|
| 2.13.27 | Interrupt Enable Register B                |      |
| 2.13.28 | Interrupt Configuration Register B         |      |
| 2.13.29 | Video Input Source Selection 2             |      |
| 2.13.30 | Lock Speed Select                          |      |
| 2.13.31 | Crystal Frequency                          |      |
| 2.13.32 | Video Standard                             |      |
| 2.13.33 | NonVIP Program RAM Write                   | 2-59 |
| 2.13.34 | Microprocessor Reset Clear                 |      |
| 2.13.35 | Major Software Revision Number             | 2-59 |
| 2.13.36 | Status Register 1                          | 2-60 |
| 2.13.37 | Status Register 2                          |      |
| 2.13.38 | Status Register 3                          | 2-61 |
| 2.13.39 | Status Register 4                          | 2-61 |
| 2.13.40 | Interrupt Status Register B                | 2-62 |
| 2.13.41 | Interrupt B Active Register                | 2-62 |
| 2.13.42 | Minor Software Revision Number             | 2-62 |
| 2.13.43 | Status Register 5                          | 2-63 |
| 2.13.44 | Vertical Line Count MSB                    | 2-63 |
| 2.13.45 | Vertical Line Count LSB                    | 2-63 |
| 2.13.46 | NonVIP Program RAM Read                    | 2-64 |
| 2.13.47 | TXF Filter 1 Parameters                    | 2-64 |
| 2.13.48 | TXF Filter 2 Parameters                    | 2–65 |
| 2.13.49 | TXF Error Filtering Enables                | 2–66 |
| 2.13.50 | TXF Transaction Processing Enables         | 2–66 |
| 2.13.51 | TTX Control Register                       |      |
| 2.13.52 | Line Enable Registers A, B                 | 2–67 |
| 2.13.53 | Sync Pattern Register                      | 2–68 |
| 2.13.54 | Teletext FIFO                              | 2–68 |
| 2.13.55 | Closed Caption Data                        | 2–68 |
| 2.13.56 | Buffer Status                              | 2–69 |
| 2.13.57 | Interrupt Threshold                        |      |
| 2.13.58 | Interrupt Line Number                      |      |
| 2.13.59 | FIFO Control                               |      |
| 2.13.60 | FIFO RAM Test                              |      |
| 2.13.61 | Interrupt Status Register A                |      |
| 2.13.62 | Interrupt Enable Register A                |      |
| 2.13.63 | Interrupt Configuration Register A         |      |
| 2.13.64 | VIP Teletext FIFO                          |      |
| 2.13.65 | VIP Program RAM Write                      |      |
| 2.13.66 | VIP Program RAM Read                       |      |
| 2.13.67 | Parallel Host Interface Teletext FIFO      |      |
| 2.13.68 | Parallel Host Interface Status/Interrupt A | 2–73 |

| 3 | Electr | ical Spec | ifications                                                                                                                             | 3–1 |
|---|--------|-----------|----------------------------------------------------------------------------------------------------------------------------------------|-----|
|   | 3.1    | Absolute  | Maximum Ratings                                                                                                                        | 3–1 |
|   | 3.2    | Recomm    | nended Operating Conditions                                                                                                            | 3–1 |
|   |        | 3.2.1     | Crystal Specifications                                                                                                                 | 3–1 |
|   | 3.3    |           | I Characteristics Over Recommended Voltage and sture Ranges, DV <sub>DD</sub> = 3.3 V, AV <sub>DD</sub> = 3.3 V, T <sub>A</sub> = 70°C | 3–1 |
|   |        | 3.3.1     | DC Electrical Characteristics                                                                                                          | 3–1 |
|   |        | 3.3.2     | Analog Processing and A/D Converters                                                                                                   | 3–2 |
|   | 3.4    | Timing .  |                                                                                                                                        | 3–3 |
|   |        | 3.4.1     | Clocks, Video Data, Sync Timing                                                                                                        | 3–3 |
|   |        | 3.4.2     | I <sup>2</sup> C Host Port Timing                                                                                                      | 3–4 |
|   |        | 3.4.3     | VIP Host Port Timing                                                                                                                   | 3–4 |
|   |        | 3.4.4     | Parallel Host Interface A                                                                                                              | 3–5 |
|   |        | 3.4.5     | Parallel Host Interface B                                                                                                              | 3–6 |
|   |        | 3.4.6     | Parallel Host Interface C                                                                                                              | 3–7 |
| 4 | Mecha  | anical Da | ta                                                                                                                                     | 4–1 |

## **List of Illustrations**

| Figu | re Title                                                                                          | Page |
|------|---------------------------------------------------------------------------------------------------|------|
| 2–1  | Analog Video Processors and A/D Converters                                                        | 2-1  |
| 2–2  | Digital Video Signal Processing Block Diagram                                                     | 2–3  |
| 2–3  | Digital Input Mux                                                                                 | 2–4  |
| 2–4  | Decimation Filter Frequency Response                                                              | 2–4  |
| 2–5  | Y/C Separation Block Diagram                                                                      | 2–5  |
| 2–6  | Color Low-Pass Filter Frequency Response                                                          | 2–6  |
| 2–7  | Color Low-Pass Filter With Notch Filter Frequency Response (NTSC and PAL-M Square Pixel Sampling) | 2–6  |
| 2–8  | Color Low-Pass Filter With Notch Filter Characteristics (13.5 MHz Sampling)                       | 2–6  |
| 2–9  | Color Low-Pass Filter With Notch Filter Frequency Response                                        | 2–6  |
| 2_10 | (PAL Square Pixel Sampling)                                                                       |      |
|      | COMB Filters Frequency Response                                                                   | 2-8  |
|      | CHROMA Trap Filter Frequency Response                                                             | 2-0  |
| 2 12 | (NTSC Square Pixel Sampling)                                                                      | 2–8  |
| 2–13 | CHROMA Trap Filter Frequency Response (13.5 MHz Sampling)                                         | 2–8  |
|      | CHROMA Trap Filter Frequency Response                                                             |      |
|      | (PAL Square Pixel Sampling)                                                                       | 2–8  |
| 2-15 | Luminance Edge-Enhancer Peaking Block Diagram                                                     | 2–9  |
| 2–16 | Peaking Filter Response, NTSC and PAL-M Square Pixel Sampling                                     | 2–9  |
| 2–17 | Peaking Filter Response, 13.5 MHz Sampling Rate                                                   | 2–9  |
| 2–18 | Peaking Filter Response, PAL Square Pixel                                                         | 2–10 |
| 2–19 | Clock Circuit Diagram                                                                             | 2–11 |
| 2-20 | Example Reference Clock Configurations                                                            | 2–11 |
| 2–21 | GLCO Timing                                                                                       | 2–12 |
| 2-22 | 2 4:2:2 Sampling                                                                                  | 2–13 |
| 2-23 | 3 20-Bit 4:2:2 Output Format                                                                      | 2–13 |
| 2-24 | 20-Bit 4:2:2 Output Format                                                                        | 2–14 |
| 2-25 | Vertical Synchronization Signals                                                                  | 2–15 |
| 2-26 | Horizontal Synchronization Signals                                                                | 2–16 |
| 2–27 | <sup>7</sup> I <sup>2</sup> C Data Transfer                                                       | 2–18 |
| 2–28 | 3 VIP Transfer                                                                                    | 2–25 |
| 2-29 | Reading From Registers With Wait States                                                           | 2–28 |

| 2–30 Writing to Registers With Wait States (Burst Write)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2–28                                                                                                                         |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| 2–31 Reading From FIFO With Wait States                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 2-29                                                                                                                         |
| 2–32 Slave Termination                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2-29                                                                                                                         |
| 2–33 Parallel Host Interface A Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2-33                                                                                                                         |
| 2–34 Parallel Host Interface B Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2-34                                                                                                                         |
| 2–35 Parallel Host Interface C Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                              |
| 2–36 PHI Address Register Map                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2-36                                                                                                                         |
| 2–37 Video Input Source Selection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 2-46                                                                                                                         |
| 3–1 Clocks, Video Data, and Sync Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 3–3                                                                                                                          |
| 3–2 I <sup>2</sup> C Host Port Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                              |
| 3–3 VIP Host Port Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                              |
| 3–4 Parallel Host Interface A Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                              |
| 3–5 Parallel Host Interface B Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                              |
| 3–6 Parallel Host Interface C Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                              |
| List of Tables                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                              |
| List of Tables                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | _                                                                                                                            |
| Table Title                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Page                                                                                                                         |
| Table Title 2–1 Summary of Line Frequencies, Data Rates, and Pixel Counts                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2–13                                                                                                                         |
| TableTitle2–1 Summary of Line Frequencies, Data Rates, and Pixel Counts2–2 Host Port Select                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2–13<br>2–17                                                                                                                 |
| Table Title  2–1 Summary of Line Frequencies, Data Rates, and Pixel Counts                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 2–13<br>2–17<br>2–17                                                                                                         |
| Table  Title  2–1 Summary of Line Frequencies, Data Rates, and Pixel Counts  2–2 Host Port Select  2–3 I <sup>2</sup> C Host Port Terminal Description  2–4 VIP Host Port Terminal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2–13<br>2–17<br>2–17<br>2–24                                                                                                 |
| Table Title  2–1 Summary of Line Frequencies, Data Rates, and Pixel Counts  2–2 Host Port Select  2–3 I <sup>2</sup> C Host Port Terminal Description  2–4 VIP Host Port Terminal Description  2–5 VIP Host Port Phase Description                                                                                                                                                                                                                                                                                                                                                                                                                      | 2–13<br>2–17<br>2–17<br>2–24<br>2–26                                                                                         |
| Table  Title  2–1 Summary of Line Frequencies, Data Rates, and Pixel Counts  2–2 Host Port Select  2–3 I <sup>2</sup> C Host Port Terminal Description  2–4 VIP Host Port Terminal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2–13<br>2–17<br>2–17<br>2–24<br>2–26<br>2–26                                                                                 |
| Table  Title  2–1 Summary of Line Frequencies, Data Rates, and Pixel Counts  2–2 Host Port Select  2–3 I <sup>2</sup> C Host Port Terminal Description  2–4 VIP Host Port Terminal Description  2–5 VIP Host Port Phase Description  2–6 Summary of VIP Commands and Address Spaces  2–7 Parallel Host Interface A Terminal Description  2–8 Parallel Host Interface B Terminal Description                                                                                                                                                                                                                                                             | 2-13<br>2-17<br>2-17<br>2-24<br>2-26<br>2-26<br>2-32<br>2-33                                                                 |
| Table  2–1 Summary of Line Frequencies, Data Rates, and Pixel Counts  2–2 Host Port Select  2–3 I <sup>2</sup> C Host Port Terminal Description  2–4 VIP Host Port Terminal Description  2–5 VIP Host Port Phase Description  2–6 Summary of VIP Commands and Address Spaces  2–7 Parallel Host Interface A Terminal Description  2–8 Parallel Host Interface B Terminal Description  2–9 Parallel Host Interface C Terminal Description                                                                                                                                                                                                                | 2-13<br>2-17<br>2-17<br>2-24<br>2-26<br>2-26<br>2-32<br>2-33<br>2-35                                                         |
| Table  2–1 Summary of Line Frequencies, Data Rates, and Pixel Counts  2–2 Host Port Select  2–3 I <sup>2</sup> C Host Port Terminal Description  2–4 VIP Host Port Terminal Description  2–5 VIP Host Port Phase Description  2–6 Summary of VIP Commands and Address Spaces  2–7 Parallel Host Interface A Terminal Description  2–8 Parallel Host Interface B Terminal Description  2–9 Parallel Host Interface C Terminal Description  2–10 NABTS 525/625-Line Ancillary Data Sequence                                                                                                                                                               | 2-13<br>2-17<br>2-17<br>2-24<br>2-26<br>2-26<br>2-32<br>2-33<br>2-35<br>2-40                                                 |
| Table  2–1 Summary of Line Frequencies, Data Rates, and Pixel Counts  2–2 Host Port Select  2–3 I <sup>2</sup> C Host Port Terminal Description  2–4 VIP Host Port Terminal Description  2–5 VIP Host Port Phase Description  2–6 Summary of VIP Commands and Address Spaces  2–7 Parallel Host Interface A Terminal Description  2–8 Parallel Host Interface B Terminal Description  2–9 Parallel Host Interface C Terminal Description  2–10 NABTS 525/625-Line Ancillary Data Sequence  2–11 Dummy Timing Ancillary Data Sequence                                                                                                                    | 2-13<br>2-17<br>2-17<br>2-24<br>2-26<br>2-26<br>2-32<br>2-33<br>2-35<br>2-40<br>2-40                                         |
| Table  2–1 Summary of Line Frequencies, Data Rates, and Pixel Counts  2–2 Host Port Select  2–3 I <sup>2</sup> C Host Port Terminal Description  2–4 VIP Host Port Terminal Description  2–5 VIP Host Port Phase Description  2–6 Summary of VIP Commands and Address Spaces  2–7 Parallel Host Interface A Terminal Description  2–8 Parallel Host Interface B Terminal Description  2–9 Parallel Host Interface C Terminal Description  2–10 NABTS 525/625-Line Ancillary Data Sequence  2–11 Dummy Timing Ancillary Data Sequence  2–12 Ancillary Data ID                                                                                            | 2-13<br>2-17<br>2-17<br>2-24<br>2-26<br>2-26<br>2-32<br>2-33<br>2-35<br>2-40<br>2-40<br>2-41                                 |
| Table  2–1 Summary of Line Frequencies, Data Rates, and Pixel Counts  2–2 Host Port Select  2–3 I <sup>2</sup> C Host Port Terminal Description  2–4 VIP Host Port Terminal Description  2–5 VIP Host Port Phase Description  2–6 Summary of VIP Commands and Address Spaces  2–7 Parallel Host Interface A Terminal Description  2–8 Parallel Host Interface B Terminal Description  2–9 Parallel Host Interface C Terminal Description  2–10 NABTS 525/625-Line Ancillary Data Sequence  2–11 Dummy Timing Ancillary Data Sequence  2–12 Ancillary Data ID  2–13 Reset Sequence                                                                       | 2-13<br>2-17<br>2-17<br>2-24<br>2-26<br>2-26<br>2-32<br>2-35<br>2-35<br>2-40<br>2-41<br>2-41                                 |
| Table  2–1 Summary of Line Frequencies, Data Rates, and Pixel Counts  2–2 Host Port Select  2–3 I <sup>2</sup> C Host Port Terminal Description  2–4 VIP Host Port Terminal Description  2–5 VIP Host Port Phase Description  2–6 Summary of VIP Commands and Address Spaces  2–7 Parallel Host Interface A Terminal Description  2–8 Parallel Host Interface B Terminal Description  2–9 Parallel Host Interface C Terminal Description  2–10 NABTS 525/625-Line Ancillary Data Sequence  2–11 Dummy Timing Ancillary Data Sequence  2–12 Ancillary Data ID  2–13 Reset Sequence  2–14 Registers Summary                                               | 2-13<br>2-17<br>2-17<br>2-24<br>2-26<br>2-32<br>2-33<br>2-35<br>2-40<br>2-40<br>2-41<br>2-41<br>2-41                         |
| Table  2–1 Summary of Line Frequencies, Data Rates, and Pixel Counts  2–2 Host Port Select  2–3 I <sup>2</sup> C Host Port Terminal Description  2–4 VIP Host Port Terminal Description  2–5 VIP Host Port Phase Description  2–6 Summary of VIP Commands and Address Spaces  2–7 Parallel Host Interface A Terminal Description  2–8 Parallel Host Interface B Terminal Description  2–9 Parallel Host Interface C Terminal Description  2–10 NABTS 525/625-Line Ancillary Data Sequence  2–11 Dummy Timing Ancillary Data Sequence  2–12 Ancillary Data ID  2–13 Reset Sequence                                                                       | 2-13<br>2-17<br>2-17<br>2-24<br>2-26<br>2-26<br>2-32<br>2-33<br>2-35<br>2-40<br>2-40<br>2-41<br>2-41<br>2-42<br>2-47         |
| Table  2–1 Summary of Line Frequencies, Data Rates, and Pixel Counts  2–2 Host Port Select  2–3 I <sup>2</sup> C Host Port Terminal Description  2–4 VIP Host Port Terminal Description  2–5 VIP Host Port Phase Description  2–6 Summary of VIP Commands and Address Spaces  2–7 Parallel Host Interface A Terminal Description  2–8 Parallel Host Interface B Terminal Description  2–9 Parallel Host Interface C Terminal Description  2–10 NABTS 525/625-Line Ancillary Data Sequence  2–11 Dummy Timing Ancillary Data Sequence  2–12 Ancillary Data ID  2–13 Reset Sequence  2–14 Registers Summary  2–15 Analog Channel and Video Mode Selection | 2-13<br>2-17<br>2-17<br>2-24<br>2-26<br>2-32<br>2-33<br>2-35<br>2-40<br>2-41<br>2-41<br>2-41<br>2-42<br>2-47<br>2-49<br>2-54 |

#### 1 Introduction

The TVP5040 is a high-quality single-chip digital video decoder that converts base-band analog National Television System Committee (NTSC) and phase alternating line (PAL) video into digital component video. Both composite and S-video inputs are supported. The TVP5040 includes two 10-bit A/D converters with 2x sampling. Sampling is square-pixel or ITU-R BT.601 (27 MHz) and is line-locked for correct pixel alignment. The output formats can be 8-bit, 10-bit, 16-bit, or 20-bit 4:2:2, and 8-bit or 10-bit ITU-R BT.656 with embedded synchronization. The TVP5040 utilizes Texas Instruments patented technology for locking to weak, noisy, or unstable signals, and a chroma frequency control output is generated for synchronizing downstream video encoders.

Complementary three-line adaptive (2-H delay) comb filtering is available for both the luma and chroma data paths to reduce both cross-luma and cross-chroma artifacts; a chroma trap filter is also available. Video characteristics including hue, contrast, and saturation may be programmed using one of five supported host port interfaces; I<sup>2</sup>C, three parallel host interface (PHI) modes, and VIP. The TVP5040 generates synchronization, blanking, field, lock and clock signals, in addition to digital video outputs.

The TVP5040 includes methods for advanced vertical blanking interval (VBI) data retrieval. The VBI data processor slices, parses, and performs error checking on teletext data in several formats. A built-in FIFO stores up to 14 lines of teletext data, and with proper host port synchronization full-screen teletext retrieval is possible. The VBI data processor also retrieves closed-caption data. The TVP5040 can also pass through double-sampled raw composite data for host-based software VBI processing.

The main blocks of the TVP5040 include:

- Analog processors and A/D converters
- Y/C separation
- Chrominance processor
- Luminance processor
- Clock/timing processor and power-down control
- Output formatter
- Host port interface
- VBI data processor

#### 1.1 Features

- Accepts NTSC (M) and PAL (B, D, G, H, I, M, N) composite video, S-video
- Four analog video inputs for up to four composite inputs or two S-video inputs
- Two fully differential CMOS analog preprocessing channels with clamping and AGC for best S/N performance
- Dual high-speed 2x over-sampling 10-bit A/D converters
- Patented architecture for locking to weak, noisy, or unstable signals
- Single 14.31818 MHz reference crystal for all standards
- Line-locked clock and sampling at square-pixel or 27 MHz rates
- Programmable output data rates:
  - 12.2727 MHz square-pixel (NTSC)
  - 14.7500 MHz square-pixel (PAL)
  - 13.5 MHz ITU-R BT.601 (NTSC and PAL)

- Optional automatic switching between PAL and NTSC standards
- Complementary 3-line (2-H delay) adaptive comb filters for both cross-luminance and cross-chrominance noise reduction
- Subcarrier Genlock output for synchronizing color subcarrier of external encoder
- Standard programmable video output formats:
  - 16-bit 4:2:2 YCbCr
  - 20-bit 4:2:2 YCbCr
  - 8-bit 4:2:2 YCbCr
  - 10-bit 4:2:2 YCbCr
  - ITU-R BT.656 8-bit 4:2:2 with embedded syncs
  - ITU-R BT.656 10-bit 4:2:2 with embedded syncs
- Advanced programmable video output formats:
  - 2x oversampled raw VBI data during active video
  - Sliced VBI data as ancillary data in video stream
- Teletext (NABTS, WST) and closed-caption decode with FIFO
- Supports ITU-R BT.601 standard
- Programmable host port options including I<sup>2</sup>C, three parallel host interface (PHI) modes, and VIP 2.0
- Brightness, contrast, saturation, and hue control through host port
- 5-V tolerant digital I/O ports
- 80-pin TQFP package

#### 1.2 Applications

- Digital image processing
- Video conferencing
- Multimedia
- Digital video
- Desktop video
- Video capture
- Video editing
- Intercast and teletext applications
- Security applications

#### 1.3 Related Products

- TVP5031 NTSC/PAL Digital Video Decoder, Literature Number *SLAS267*
- TVP6000 NTSC/PAL Digital Video Encoder, Literature Number SLAS184

#### 1.4 Functional Block Diagram



#### 1.5 Terminal Assignments

## TQFP PACKAGE (TOP VIEW)



#### 1.6 Terminal Functions

| TERMIN         | NAL                                                |     | DECODINE IOU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------------|----------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME           | NO.                                                | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Analog Video   |                                                    | •   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| VI–1A<br>VI–1B | 5<br>4                                             | I   | Analog video inputs. Up to four composite inputs or two S-video inputs or a combination of the two. The inputs must be ac-coupled. The recommended coupling is 0.1 $\mu$ F.                                                                                                                                                                                                                                                                                                                                                            |
| VI–2A<br>VI–2B | 10<br>11                                           |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Clock Signals  | 3                                                  |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| PCLK           | 27                                                 | 0   | Pixel clock output. The frequency is 12.2727 MHz for square-pixel NTSC, 14.75 MHz for square-pixel PAL, and 13.5 MHz for ITU-R.BT.601 sampling modes.                                                                                                                                                                                                                                                                                                                                                                                  |
| PREF           | 26                                                 | I/O | Clock phase reference signal. This signal qualifies clock edges when SCLK is used to clock data that is changing at the pixel clock rate.                                                                                                                                                                                                                                                                                                                                                                                              |
| SCLK           | 25                                                 | 0   | System clock output with twice the frequency of the pixel clock (PCLK).                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| XTAL1<br>XTAL2 | 35<br>36                                           | I   | External clock reference. The user may connect XTAL1 to a TTL-compatible oscillator or to one terminal of a crystal oscillator. The user may connect XTAL2 to the other terminal of the crystal oscillator or not connect XTAL2 at all. One single 14.31818 MHz crystal or oscillator is needed for square pixel sampling and ITU-R BT.601 sampling.                                                                                                                                                                                   |
| Digital Video  |                                                    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| UV[9:0]        | 62, 61,<br>60, 59,<br>58, 56,<br>55, 53,<br>52, 51 | I/O | 10-bit digital chrominance outputs. These terminals may also be configured to output the data from the channel 2 A/D converter. A vendor modifiable subsystem ID may be initialized by configuring the UV[9:0] terminals with pullup/pulldown resistors. Terminals UV[7:0] are used to set the lower byte of the subsystem ID, and terminals UV[9:8] are used to set the bit 9 and bit 8. During reset, UV[9:0] terminals are used to set the VIP device configuration registers.                                                      |
| Y[9:0]         | 50, 49,<br>48, 46,<br>45, 43,<br>42, 41,<br>40, 39 | I/O | 10-bit digital luminance outputs, or 10-bit multiplexed luminance and chrominance outputs. These terminals may also be configured to output the data from the channel 1 A/D converter. A vendor modifiable subsystem ID may be initialized by configuring the Y[9:0] terminals with pullup/pulldown resistors. Terminals Y[7:0] are used to set the upper byte of the subsystem ID, and terminals Y[9:8] are used to set the bit 11 and bit 10. During reset, Y[9:0] terminals are used to set the VIP device configuration registers. |
| HOST PORT-     | Bus                                                |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| A[1:0]         | 74, 73                                             | I   | PHI mode: PHI address port.  VIP mode: During reset A[1:0] terminals are input and are used to set the VIP device configuration registers.  A[1:0] are used to set bits 13 and 12 of the subsystem device ID. Pull up on each terminal during reset will set a 1 to the corresponding bit. Leaving the terminal undriven or pulldown on the terminal during the reset will set a 0. The internal weak pulldown remains on after reset.                                                                                                 |
| D[7:0]         | 72, 71,<br>70, 69,<br>67, 66,<br>64, 63            | I/O | PHI mode: PHI data port-bit [7:0]  VIP mode: During reset, D[7:0] terminals are input and are used to set the VIP device configuration registers.  D[7:0] are used to set the lower byte of the subsystem device ID. Pull up on each terminal during reset will set a 1 to the corresponding bit. Leaving the terminal undriven or pulldown on the terminal during the reset will set a 0. The internal weak pulldown remains on after reset.                                                                                          |
| INTREQ         | 80                                                 | I/O | PHI mode: Interrupt request (INTREQ) Pullup is required if configured as open drain.  12C mode: Interrupt request (INTREQ) Pullup is required if configured as open drain.  VIP mode: Interrupt request (VIRQ) No internal weak pulldown. 10 KΩ pullup resistor is required.                                                                                                                                                                                                                                                           |
| VC0            | 79                                                 | I/O | PHI mode: PHI port data acknowledgement or ready signal (DTACK)  I <sup>2</sup> C mode: Serial clock (SCL) Pullup is required.  VIP mode: Hardware address bit 0 (HAD[0])                                                                                                                                                                                                                                                                                                                                                              |
| VC1            | 78                                                 | I/O | PHI mode: PHI port read-write or write (RW/WR)  I <sup>2</sup> C mode: Serial data (SDA) Pullup is required.  VIP mode: Hardware address bit 1 HAD[1] 10 KΩ pullup resistor is required.                                                                                                                                                                                                                                                                                                                                               |
| VC2            | 77                                                 | I/O | PHI mode: PHI port data strobe or read signal (DS/RD) VIP mode: Hardware control (HCTL) 10 KΩ pullup resistor is required.                                                                                                                                                                                                                                                                                                                                                                                                             |
| VC3            | 76                                                 | I   | PHI mode: PHI port chip select (VC) I <sup>2</sup> C mode: Slave address select (I <sup>2</sup> CA) VIP mode: VIPCLK                                                                                                                                                                                                                                                                                                                                                                                                                   |

### 1.6 Terminal Functions (Continued)

| TERM                                         | IINAL                 |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------------------------------------------|-----------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME NO.                                     |                       | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Miscellaneou                                 | us Signals            |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| RSTOUTB                                      | 22                    | 0   | Reset output, active low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| RSTINB                                       | 23                    | ı   | Reset input, active low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| OEB                                          | 24                    | I/O | Output enable for Y and UV terminals. Output enable is also controllable via the host port. When this terminal is a logic 1 forces Y and UV output terminals to high impedance states (active low).                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| GLCO                                         | 31                    | I/O | This serial output carries color PLL information. A slave device can decode the information to allow chroma frequency control to the TVP5040. Data is transmitted at the SCLK rate. Additionally, this terminal, in conjunction with PALI and FID, is used to determine the host port mode configuration during initial powerup.                                                                                                                                                                                                                                                                                                                                      |
| GPCL                                         | 38                    | I/O | <ul> <li>General-purpose control logic. This terminal has three functions:</li> <li>1) General-purpose output. In this mode the state of GPCL is directly programmed via the host port.</li> <li>2) Vertical blank output. In this mode the GPCL terminal is used to indicate the vertical blanking interval of the output video. The beginning and end times of this signal are programmable via the host port control.</li> <li>3) Sync lock control input. In this mode when GPCL is high, the output clock frequencies and the sync timing are forced to nominal values.</li> </ul>                                                                               |
| CLAMP1,<br>CLAMP2                            | 2,<br>13              | 0   | Clamp voltage outputs. Connect a 0.1 μF decoupling capacitor from each terminal to analog ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| NC                                           | 14, 15                |     | No connection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| BG                                           | 1                     | 0   | Connect a 1 µF capacitor from this terminal to CH1_AGND – CH2_AGND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Power Suppl                                  | ies                   |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| AFE_V <sub>DD</sub>                          | 18                    |     | Analog supply. Connect to 3.3 V analog supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| AFE_GND                                      | 16                    |     | Analog ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| CH1_AGND<br>CH2_AGND                         | 3<br>12               |     | Analog grounds                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| CH1_AV <sub>DD</sub><br>CH2_AV <sub>DD</sub> | 6<br>9                |     | Analog supply. Connect to 3.3 V analog supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| DGND                                         | 21, 37, 47,<br>57, 68 |     | Digital grounds                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| PLL_AGND                                     | 20                    |     | PLL ground. Connect to analog ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| PLL_AV <sub>DD</sub>                         | 19                    |     | Pll supply. Connect to 3.3 V analog supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| DV <sub>DD</sub>                             | 34, 44, 54,<br>65, 75 |     | Digital supply. Connect to 3.3 V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| NSUB                                         | 17                    |     | Susbstrate ground. Connect to analog ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| REFP                                         | 8                     | 0   | A/D reference supply. Connect a 4.7 $\mu F$ capacitor from each terminal to analog ground. Connect a 1 $\mu F$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| REFM                                         | 7                     | 0   | capacitor across REFM and REFP terminals.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Sync Signals                                 | 3                     |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| AVID                                         | 28                    | I/O | Active video indicator. This signal is high during the horizontal active time of the video output on the Y and UV terminals. AVID continues to toggle during vertical blanking intervals.  This terminal may be placed in a high-impedance state. During reset, AVID is an input, used to program the behavior of Y[9:0], UV[9:0], HSYN, VSYN, AVID and FID immediately after the completion of reset. If AVID is pulled up during reset, Y[9:0], UV[9:0], HSYN, VSYN, AVID, PALI and FID will be actively driving after reset. If AVID is pulled down during reset, Y[9:0], UV[9:0], HSYN, VSYN, AVID, PALI and FID will remain in high-impedance state after reset. |
| FID                                          | 33                    | I/O | Odd/even field indicator or vertical lock indicator. For odd/even indicator, a logic 1 indicates the odd field. For vertical lock indicator, a logic 1 indicates the internal vertical PLL is in a locked state. Additionally, this terminal in conjunction with GLCO and PALI is used to determine the host port configuration during initial power up and reset.                                                                                                                                                                                                                                                                                                    |

#### 1.6 Terminal Functions (Continued)

| TERMINAL     |            | 1/0 | DESCRIPTION                                                                                                                                                                                                                |
|--------------|------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME         | NO.        | "0  | DESCRIPTION                                                                                                                                                                                                                |
| Sync Signals | (Continued | )   |                                                                                                                                                                                                                            |
| HSYN         | 30         | 0   | Horizontal sync signal                                                                                                                                                                                                     |
| PALI         | 32         | I/O | PAL line indicator or horizontal lock indicator.                                                                                                                                                                           |
|              |            |     | For PAL line indicator, a logic 1 indicates a noninverted line, and a logic 0 indicates an inverted line. For horizontal lock indicator, a logic 1 indicates the internal horizontal PLL is in a locked state.             |
|              |            |     | This terminal is an input terminal during reset and is used in conjunction with GLCO and FID to select the mode of the host interface. During reset, this terminal can be pulled up to set a 1, or pulled down to set a 0. |
| VSYN         | 29         | 0   | Vertical sync signal                                                                                                                                                                                                       |

#### 1.7 Strapping Terminals Description

All of the following terminals have reset strapping options. The states of these terminals are sampled during reset to configure TVP5040 for various modes of operation. These terminals are temporarily turned into inputs with weak internal pulldown (approximately 40-K $\Omega$  resistor) during reset and return to their normal operation after reset. Each of the following terminals can be pulled up with a 10-K $\Omega$  resistor to set a 1 to the corresponding bit or be left undriven during reset, relying on the internal pulldown resistor to pull the terminal low to set a 0 to the corresponding bit.

| TEI     | RMINAL                             | DECORPTION                                                                                                                     |
|---------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| NAME    | NO.                                | DESCRIPTION                                                                                                                    |
| UV[7:0] | 60, 59, 58, 56<br>55, 53, 52, 51   | Lower byte of VIP subsystem vendor ID (VIP register 004)                                                                       |
| Y[7:0]  | 48, 46, 45, 43,<br>42, 41, 40, 39  | Upper byte of VIP subsystem vendor ID (VIP register 005)                                                                       |
| D[7:0]  | 72, 71, 70, 69,<br>67, 66, 64, 63, | Lower byte of VIP subsystem device ID (VIP register 006)                                                                       |
| UV[9:8] | 62, 61                             | Bits 1 and 0 of the upper byte of VIP subsystem device ID (VIP register 007)                                                   |
| Y[9:8]  | 50, 49                             | Bits 3 and 2 of the upper byte of VIP subsystem device ID (VIP register 007)                                                   |
| HSYN    | 30                                 | Bit 4 of the upper byte of VIP subsystem device ID (VIP register 007)                                                          |
| VSYN    | 29                                 | Bit 5 of the upper byte of VIP subsystem device ID (VIP register 007)                                                          |
| A[1:0]  | 74, 73                             | Bits 7 and 6 of the upper byte of VIP subsystem device ID (VIP register 007)                                                   |
| AVID    | 28                                 | Y, U/V output enable (bit 4) and HSYN, VSYN, AVID, FID, and PALI output enable (bit 3) of miscellaneous control ( register 03) |
| PREF    | 26                                 | Clock enable bit (bit 0) of miscellaneous control (register 03)                                                                |
| FID     | 33                                 | Host interface mode (see Table 2-2).                                                                                           |
| PALI    | 32                                 | Host interface mode (see Table 2-2).                                                                                           |
| GLCO    | 31                                 | Host interface mode (see Table 2-2).                                                                                           |

#### **2 Functional Description**

#### 2.1 Analog Video Processing and A/D Converters

Figure 2–1 shows a functional diagram of the analog video preprocessors and A/D converters. This block provides the analog interface to all the video inputs. It accepts up to four inputs and performs source selection, video clamping, video amplification, analog-to-digital conversion, and fine gain and offset adjustments to center the digitized video signal.



Figure 2–1. Analog Video Processors and A/D Converters

#### 2.1.1 Video Input Selection

The TVP5040 has two analog channels that accept four video inputs ac-coupled through 0.1  $\mu$ F capacitors. The internal video multiplexers can be configured via the host port. The four analog video inputs may be connected as follows:

- Four selectable individual composite video inputs
- 1 S-video input and two composite video inputs
- 2 S-video inputs

#### 2.1.2 Analog Input Clamping and Automatic Gain Control Circuits

An internal clamping circuit restores the ac-coupled video signal to a fixed dc level. The clamping circuit provides line-by-line restoration of the video sync level to a fixed dc reference voltage. Two modes of clamping are provided, coarse and fine. In coarse mode, the most negative portion of the input signal (typically the sync tip) is clamped to a fixed dc level. Fine clamp mode may be enabled to prevent spurious level shifting caused by noise more negative than the sync tip on the input signal. If fine clamp mode is selected, clamping is only enabled during the sync period. S-video requires fine clamp mode on the chroma channel for proper operation. External capacitors of 0.1  $\mu$ F on terminal CLAMP1 and CLAMP2 are required to store and filter the clamp voltage.

The input video signal amplitude may vary significantly from the nominal level of 1  $V_{pp}$ . An automatic gain control circuit (AGC) adjusts the signal amplitude to utilize the maximum range of the A/D converter without clipping. The AGC adjusts gain to achieve desired sync amplitude. Some nonstandard video signals contain peak white levels that saturate the A/D converter. In these cases, AGC automatically cuts back gain to avoid clipping.

In the digital data path, scaling is applied to the A/D output data to reach CCIR601 Y, Cr, and Cb levels. This scaling introduces distortion if digitized sync tip and back porch levels are not precise. The fine gain and offset adjustment block precisely controls the sync tip and back porch levels to achieve best linearity performance.

#### 2.1.3 A/D Converters

The TVP5040 contains two 10-bit 2x oversampling A/D converters that digitize the analog video inputs. As the inputs are digitized at greater than two times the Nyquist sampling rate, only simple external antialiasing low pass filters are needed to prevent out-of-band frequencies. The A/D converter reference voltages on terminals REFP and REFM require an external capacitor network for filtering, as shown in Figure 2–1.

#### 2.2 Digital Processing

Figure 2–2 is a block diagram of the TVP5040 digital video decoder processing. This block receives digitized composite or S-video signals from the A/D converters. It performs Y/C separation, Y, and U/V signal enhancements. It also generates horizontal and vertical syncs. The Y and U/V digital outputs may be programmed into various formats: 20-bit, 16-bit, 10-bit, or 8-bit 4:2:2, and 10-bit or 8-bit ITU-R BT.656 parallel interface standard. This block also retrieves VBI data and stores it in a FIFO. The data from the FIFO can be read either through the host port or output as ancillary data on the video port.



Figure 2–2. Digital Video Signal Processing Block Diagram

#### 2.2.1 Digital Input Selection

The digital processing block takes digitized composite or S-video from the two internal A/D converters running at 2x PCLK rate. The data from the A/D converters are appropriately muxed as shown in Figure 2–3 for downstream separation and processing of luma and chroma.



Figure 2-3. Digital Input Mux

#### 2.2.2 Decimation Filter

Digitized composite or S-video at 2x PCLK rate first passes through two decimation filters that reduce the data rate from 2x to 1x PCLK. The decimation filter is a half-band filter whose frequency response is shown in Figure 2–4. For applications that can not tolerate high frequency roll off, the decimation filters can be bypassed via host port. The 2x oversampling and decimation filtering can effectively increase the overall signal-to-noise ratio by 3 dB. This advantage is lost if the decimation filter is bypassed.



Figure 2-4

#### 2.2.3 Y/C Separation

Figure 2–5 illustrates the luminance/chrominance (Y/C) separation process in the TVP5040. 10-bit composite video is multiplied by subcarrier signals in the quadrature demodulator to generate color difference signals U and V. The U and V are then run into low-pass filter to achieve the desired bandwidth. An adaptive 3-line comb filter separates UV from Y based on the unique property of color phase shifts from line to line. The chroma is remodulated through a quadrature modulator and subtracted from line-delayed composite video to generate luma. This form of Y/C separation is completely complementary, thus there is no loss of information. However in some applications, it is desirable to limit the U/V bandwidth to avoid crosstalk. In that case, notch filters can be turned on. To accommodate some viewing preferences, a peaking filter is also available in the luma path. The Y/C separation is bypassed for S-video input. Contrast, brightness, hue, and saturation are programmable via the host port.



Figure 2–5. Y/C Separation Block Diagram

#### 2.2.3.1 Color Low-Pass Filter

Color low-pass filter frequency responses are shown in Figures 2–6 to 2–9. High filter bandwidth preserves sharp color transitions and produces crisp color boundaries. However for nonstandard video sources that have asymmetrical U and V side bands, it is desirable to limit the filter bandwidth to avoid UV crosstalk. Color low-pass filter bandwidth is programmable by enabling one of the three notch filters.

#### **COLOR LOW-PASS FILTER FREQUENCY RESPONSE**



Figure 2-6

#### COLOR LOW-PASS FILTER WITH NOTCH FILTER CHARACTERISTICS (13.5 MHZ SAMPLING)



Figure 2-8

#### COLOR LOW-PASS FILTER WITH NOTCH FILTER FREQUENCY RESPONSE (NTSC and PAL-M SQUARE PIXEL SAMPLING)



Figure 2-7

#### COLOR LOW-PASS FILTER WITH NOTCH FILTER FREQUENCY RESPONSE (PAL SQUARE PIXEL SAMPLING)



Figure 2-9

#### 2.2.3.2 Adaptive Comb Filter

Y/C separation may be done using adaptive 3-line (2-H delay), fixed 3-line, fixed 2-line comb filters, or a chroma trap filter as shown in Figure 2–10. Adaptive comb filtering is available for both luminance and chrominance. The adaptive comb filter algorithm computes the vertical and horizontal contours of color based on a block of 3×3 pixels. If there is a sharp color transition, comb filtering is applied to the two lines that have less color changes. If there is no color transition, 3-line comb filtering is used with a choice of filter coefficients [1/4, 1/2, 1/4] or [1/2, 0, 1/2] programmable via the host port. Characteristics of 2-line and 3-line comb filters are shown in Figure 2–11. The filter frequency plots show that both 2-line and 3-line (with filter coefficients [1/4,1/2,1/4]) comb filters have zeros at 1/2 of the horizontal line frequency to separate the interleaved Y/C spectrum in NTSC. The 3-line comb filter has less cross-luma and cross-chroma noise due to slightly sharper filter cut off. The 3-line comb filter with filter coefficients[1/2, 0, 1/2] has two zeros at 1/4 and 3/4 of the horizontal line frequency. This should be used for PAL only because of its 90 degrees U/V phase shifting from line to line. The comb filter can be selectively bypassed in the luma or chroma path. If the comb filter is bypassed in the luma path, then chroma trap filters are used which are shown in Figures 2–12 to 2–14. Tl's patented adaptive comb filter algorithm reduces artifacts such as hanging dots at color boundary and detects and properly handles false colors in high frequency luminance images such as a multiburst pattern or circle pattern. Adaptive comb filtering is the recommended mode of operation.



Figure 2-10. 3-Line Adaptive Comb Filtering

#### **COMB FILTERS FREQUENCY RESPONSE**



## CHROMA TRAP FILTER FREQUENCY RESPONSE (NTSC SQUARE PIXEL SAMPLING)



Figure 2-12

## CHROMA TRAP FILTER FREQUENCY RESPONSE (13.5 MHZ SAMPLING)



Figure 2-13

## CHROMA TRAP FILTER FREQUENCY RESPONSE (PAL SQUARE PIXEL SAMPLING)



Figure 2-14

#### 2.2.4 Luminance Processing

The digitized composite video signal passes through either a luminance comb filter or a chroma trap filter, either of which removes chrominance information from the composite signal to generate a luminance signal. The luminance signal is then fed to the input of a peaking circuit. Figure 2–15 illustrates the basic functions of the luminance data path. High frequency components of the luminance signal are enhanced by a peaking filter (edge-enhancer). Figure 2–16, Figure 2–17, and Figure 2–18 show the characteristics of the peaking filter at four different gain settings programmable via the host port.



Figure 2-15. Luminance Edge-Enhancer Peaking Block Diagram



Figure 2-16







Figure 2-18

#### 2.2.5 Chrominance Processing

A quadrature demodulator extracts U and V components from the composite signal. The U/V signals then pass through the gain control stage for chroma saturation adjustment. A comb filter is applied to both U and V to eliminate cross-chrominance noise. Hue control is achieved with phase shift of the digitally controlled oscillator. An automatic color killer (ACK) circuit is also included in this block. The ACK will suppress the chroma processing when the color burst of the video signal is weak or not present.

#### 2.2.6 Clock Circuits

An internal line-locked PLL generates the system and pixel clocks. Figure 2–19 shows a simplified clock circuit diagram. The digital control oscillator (DCO) generates the reference signal for the horizontal PLL. A 14.318 MHz clock is required to drive the DCO. This may be input to the TVP5040 at TTL level on the XTAL1 terminal, or a crystal of 14.318 MHz fundamental resonant frequency may be connected across terminals XTAL1 and XTAL2. Figure 2–20 shows the reference clock configurations. For the example crystal circuit shown in Figure 2–20 (a parallel-resonant crystal with 14.31818 MHz fundamental frequency), the external capacitors should have the following relationship:

$$C_{L1} = C_{L2} = 2C_L - C_{stray}$$

Where C<sub>strav</sub> is the terminal capacitance with respect to ground.



Figure 2-19. Clock Circuit Diagram



Figure 2-20. Example Reference Clock Configurations

The TVP5040 generates three signals PCLK, SCLK, and PREF used for clocking data. PCLK, the pixel clock, can be used for clocking data in the 20-bit and 16-bit 4:2:2 output formats. SCLK is twice the PCLK frequency and may be used for clocking data in the 10-bit and 8-bit 4:2:2 as well as in ITU-R BT.656 formats. PREF is used as a clock qualifier with SCLK to clock data in the 20-bit and 16-bit 4:2:2 formats.

#### 2.3 Genlock Control

The frequency control word of the internal color subcarrier digital control oscillator (DCO) and the sub-carrier phase reset bit are transmitted via the GLCO terminal. The frequency control word is a 23-bit binary number. The frequency of the DCO can be calculated from the following equation:

$$F_{dco} = \frac{F_{ctrl}}{2^{23}} \times F_{sclk}$$

where  $F_{dco}$  is the frequency of the DCO,  $F_{ctrl}$  is the 23-bit DCO frequency control and  $F_{sclk}$  is the frequency of the SCLK.

The last bit (bit 0) of the DCO frequency control is always 0.

A write of 1 to bit 4 of the chrominance control register at the host port sub-address 1Ah causes the sub-carrier DTO phase reset bit to be sent on the next scan line on GLCO. The active low reset bit occurs 8 SCLKs after the transmission of the last bit of DCO frequency control. Upon the transmission of the reset bit, the phase of the TVP5040 internal subcarrier DCO is reset to zero.

A genlocking slave device can be connected to the GLCO terminal and use the information on GLCO to synchronize its internal color phase DCO to achieve clean line and color lock.

Figure 2-21 shows the timing of GLCO.



Figure 2-21. GLCO Timing

#### 2.4 Video Output Format

The TVP5040 supports both square-pixel and ITU-R BT.601 sampling formats and multiple Y-UV output formats:

- 20-bit 4:2:2
- 16-bit 4:2:2
- 10-bit 4:2:2
- 8-bit 4:2:2
- 10-bit ITU-R BT.656
- 8-bit ITU-R BT.656

#### 2.4.1 Sampling Frequencies and Patterns

The sampling frequencies that control the number of pixels per line differ depending on the video format and standards. Table 2–1 shows a summary of the sampling frequencies. The TVP5040 outputs data in the 4:2:2 sampling pattern. Every second sample is both a luminance and chrominance sample. The remainder are luminance-only samples.

**HORIZONTAL SCLK PIXELS ACTIVE PIXELS STANDARDS** LINE RATE **FREQUENCY FREQUENCY** PER LINE PER LINE (MHz) (MHz) (kHz) 15.73426 NTSC, square-pixel 780 640 12.2727 24.54 NTSC, ITU-R BT.601 15.73426 858 720 13.50 27.00 15.625 14.75 29.50 PAL(B,D,G,H,I), square-pixel 944 768 PAL(B,D,G,H,I),ITU-R BT.601 15.625 864 720 13.50 27.00 PAL(M),square-pixel 15.73426 780 640 12.2727 24.54 PAL(M),ITU-R BT.601 15.73426 858 720 13.50 27.00 PAL(Combination-N), square-pixel 15.625 944 768 14.75 29.50 PAL(Combination-N), ITU-R BT.601 15.625 720 13.50 27.00 864 **Y3** Y5 Y0 **Y1 Y2 Y4** Y716 Y717 Y718 Y719 U0 U1 U2 U358 U359 V0 V1 **V2** V358 V359 = Luminance-Only Sample = Luminance and Chrominance Sample

Table 2-1. Summary of Line Frequencies, Data Rates, and Pixel Counts

Numbering shown is for 13.5 MHz sampling

Figure 2-22. 4:2:2 Sampling

#### 2.4.2 Video Port 20-Bit and 16-Bit 4:2:2 Output Format Timing



Numbering shown is for 13.5 MHz sampling

Figure 2-23. 20-Bit 4:2:2 Output Format

#### 2.4.3 Video Port 10-Bit and 8-Bit 4:2:2 and ITU-R BT.656 Output Format Timing



UV[9:0] HIGH

Numbering shown is for 13.5 MHz sampling

Figure 2–24. 20-Bit 4:2:2 Output Format

#### 2.5 Synchronization Signals



Figure 2-25. Vertical Synchronization Signals

10-bit 4:2:2 timing with 2x pixel clock (SCLK) reference. ITU-R BT.656 timing also shown.

| NTSC 601              | 1436      | 1437     | 1438      | 1439     | 1440          | 1441 | <br>1471 | 1472 | <br>1599 | 1600 | <br>1711 | 1712     | 1713 | 1714 | 1715 | 0            |
|-----------------------|-----------|----------|-----------|----------|---------------|------|----------|------|----------|------|----------|----------|------|------|------|--------------|
| PAL 601               | 1436      | 1437     | 1438      | 1439     | 1440          | 1441 | <br>1463 | 1464 | <br>1591 | 1592 | <br>1723 | 1724     | 1725 | 1726 | 1727 | 0            |
| ITU 656<br>Datastream | Cb<br>359 | Y<br>718 | Cr<br>359 | Y<br>719 | FF            | 00   | <br>10   | 80   | <br>10   | 80   | <br>10   | FF       | 00   | 00   | ХХ   | Cb<br>0      |
|                       |           |          |           |          |               |      |          |      |          |      |          |          |      |      |      |              |
| NTSC sqp              | 1276      | 1277     | 1278      | 1279     | 1280          | 1281 | <br>1323 | 1324 | <br>1451 | 1452 | <br>1555 | 1556     | 1557 | 1558 | 1559 | 0            |
| ITU 656<br>Datastream | Cb<br>319 | Y<br>638 | Cr<br>319 | Y<br>639 | FF            | 00   | <br>10   | 80   | <br>10   | 80   | <br>10   | FF       | 00   | 00   | ХХ   | Cb<br>0      |
|                       |           |          |           |          |               |      |          |      |          |      |          |          |      |      |      |              |
| PAL sqp               | 1532      | 1533     | 1534      | 1535     | 1536          | 1537 | <br>1587 | 1588 | <br>1715 | 1716 | <br>1883 | 1884     | 1885 | 1886 | 1887 | 0            |
| ITU 656<br>Datastream | Cb<br>383 | Y<br>766 | Cr<br>383 | Y<br>767 | FF            | 00   | <br>10   | 80   | <br>10   | 80   | <br>10   | FF       | 00   | 00   | хх   | Cb<br>0      |
|                       |           |          |           |          |               |      |          |      |          |      |          |          |      |      |      |              |
|                       |           |          |           |          |               |      |          |      |          | 1    |          |          |      |      |      | 1            |
| HSYN                  |           |          |           |          | <br>          |      |          | J    |          |      |          |          |      |      |      | <del> </del> |
|                       |           |          |           |          | i             |      |          |      |          |      |          | Ĺ<br>    |      |      |      | <u>L</u>     |
| AVID                  |           |          |           |          | ]             |      |          |      |          |      |          | <br>     |      |      |      |              |
|                       |           |          |           |          | $\overline{}$ |      |          |      |          |      |          | <u> </u> |      |      |      | j.           |

Note: AVID rising edge occurs 4 SCLK cycles early when in ITU656 output mode

(A)

The HSYN timing shown is valid when HSYN start (register 16) is set to its default value of 80h.

20-bit 4:2:2 timing with 1x pixel clock (PCLK) reference.

| NTSC 601 | 718 | 719 | 720       | <br>735 | 736 | <br>799 | 800  | <br>855 | 856 | 857 | 0    | 1 |
|----------|-----|-----|-----------|---------|-----|---------|------|---------|-----|-----|------|---|
| PAL 601  | 718 | 719 | 720       | <br>731 | 732 | <br>795 | 796  | <br>861 | 862 | 863 | 0    | 1 |
| NTSC sqp | 638 | 639 | 640       | <br>661 | 662 | <br>725 | 726  | <br>777 | 778 | 779 | 0    | 1 |
| PAL sqp  | 766 | 767 | 768       | <br>793 | 794 | <br>857 | 858  | <br>941 | 942 | 943 | 0    | 1 |
|          |     |     |           |         |     |         | <br> |         |     |     |      |   |
| HSYN     |     |     | <br> <br> |         |     |         |      |         |     |     | <br> |   |
| AVID     |     |     |           |         |     |         |      |         |     |     |      |   |
|          |     |     |           |         |     |         | (B)  |         |     |     | -    |   |

The HSYN timing shown is valid when HSYN start (register 16) is set to its default value of 80h.

Figure 2–26. Horizontal Synchronization Signals

#### 2.6 Host Interface

The host interface is used to initialize the internal microprocessor, to read and write status registers, and to access sliced VBI data. The interface modes supported by TVP5040 are I<sup>2</sup>C, three parallel interface modes, and VIP mode. The host interface is configured at power up and at reset using the GLCO, PALI, and FID terminals shown in Table 2–2.

Table 2-2. Host Port Select

| TERMINALS        | GLCO | PALI | FID |
|------------------|------|------|-----|
| TERMINALS        | 2    | 1    | 0   |
| I <sup>2</sup> C | 0    | 0    | 1   |
| VIP              | 0    | 1    | 0   |
| Parallel A       | 1    | 0    | 1   |
| Parallel B       | 1    | 1    | 0   |
| Parallel C       | 1    | 1    | 1   |

#### 2.7 I<sup>2</sup>C Host Interface

The TVP5040 host interface is configured for I<sup>2</sup>C operation by attaching external pullup and pulldown resistors to the GLCO, PALI, and FID terminals. The following is the combination of resistors required to select I<sup>2</sup>C host mode. (1 is pullup and 0 is pulldown)

|                                    | GLCO | PALI | FID |
|------------------------------------|------|------|-----|
| I <sup>2</sup> C Host Port Enabled | 0    | 0    | 1   |

#### 2.7.1 I<sup>2</sup>C Host Port Select

The I<sup>2</sup>C standard consists of two signals, serial input/output data (VC1) line and input/output clock line (VC0), which carry information between the devices connected to the bus. A third signal (VC3) is used for slave address selection. Although the I<sup>2</sup>C system can be multimastered, the TVP5040 will function as a slave device only.

Both SDA and SCL are bidirectional lines connected to a positive supply voltage via a pullup resistor. When the bus is free, both lines are high.

The slave address select terminal (VC3) enables the use of two TVP5040 devices tied to the same I<sup>2</sup>C bus.

Table 2–3 summarizes the terminal functions of the I<sup>2</sup>C-mode host interface.

Table 2-3. I<sup>2</sup>C Host Port Terminal Description

| SIGNAL     | TYPE             | DESCRIPTION             |
|------------|------------------|-------------------------|
| VC3 (I2CA) | I                | Slave address selection |
| VC0 (SCL)  | I/O (open drain) | Input/output clock line |
| VC1 (SDA)  | I/O (open drain) | Input/output data line  |



Figure 2–27. I<sup>2</sup>C Data Transfer

The data transfer rate on the bus is up to 400 kbits/s. The number of interfaces connected to the bus is dependent on the bus capacitance limit of 400 pF. The data on the SDA line must be stable during the high period of the clock. The high or low state of the data line can only change with the clock signal on the SCL line being low.

- If multiple bytes are transferred during one read or write operation, the internal subaddress is automatically incremented.
- A high to low transition on the SDA line while the SCL is high indicates a start condition.
- A low to high transition on the SDA line while the SCL is high indicates a stop condition.
- Acknowledge (SDA low)
- Not-Acknowledge (SDA high)

Every byte placed on the SDA line must be 8-bits long. The number of bytes that can be transferred is unrestricted. Each byte must be followed by an acknowledge bit. If the slave can not receive another complete byte of data until it has performed another function, it can hold the clock line (SCL) low to force the master into a wait state. Data transfer then continues when the slave is ready for another byte of data and releases the clock line (SCL).

The data transfer with acknowledgement is obligatory. The acknowledge related clock pulse is generated by the master. The master releases the SDA line high during the acknowledge clock pulse. The slave must pull down the SDA line during the acknowledge clock pulse so that it remains stable low during the high period of this clock pulse.

When a slave does not acknowledge the slave address, the data line must be left high by the slave. The master can then generate a stop condition to abort the transfer.

If a slave does acknowledge the slave address but some time later in the transfer cannot receive any more data bytes, the master must again abort the transfer. This is indicated by the slave generating the not acknowledge on the first byte to follow. The slave leaves the data line high and the master generates the STOP condition.

If a master-receiver is involved in a transfer, it must signal the end of the data to the slave-transmitter by not generating an acknowledge on the last byte that was clocked out of the slave. The slave-transmitter must release the data line to allow the master to generate a stop or repeated start condition.

#### 2.7.2 I<sup>2</sup>C Write Operation

The Data transfers occur utilizing the following illustrated formats.

An I<sup>2</sup>C master initiates a write operation to TVP5040 by generating a start condition followed by TVP5040s I<sup>2</sup>C address 101110X, the X in the TVP5040 address is 0 when VC3 terminal is tied low and is 1 when VC3 terminal is tied high, in MSB first bit order, followed by a 0 to indicate a write cycle. After receiving an acknowledge from the TVP5040, the master presents the subaddress of the register, or the first of a block of registers it wants to write, followed by one or more bytes of data, MSB first. The TVP5040 acknowledges each byte after completion of each transfer. The I<sup>2</sup>C master terminates the write operation by generating a stop condition.

| STEP 1                                           | 0    |      |      |      |      |      |      |      |
|--------------------------------------------------|------|------|------|------|------|------|------|------|
| I <sup>2</sup> C Start (master)                  | S    | ]    |      |      |      |      |      |      |
|                                                  |      |      |      |      |      |      |      |      |
| STEP 2                                           | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| I2C General address (master)                     | 1    | 0    | 1    | 1    | 1    | 0    | Х    | 0    |
|                                                  |      | •    | _    | -    | -    | -    | -    | _    |
| STEP 3                                           | 9    |      |      |      |      |      |      |      |
| I <sup>2</sup> C Acknowledge (slave)             | Α    | ]    |      |      |      |      |      |      |
|                                                  |      |      |      |      |      |      |      |      |
| STEP 4                                           | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| I <sup>2</sup> C Write Register address (master) | addr |
|                                                  |      |      |      |      |      |      |      |      |
| STEP 5                                           | 9    |      |      |      |      |      |      |      |
| I <sup>2</sup> C Acknowledge (slave)             | Α    | ]    |      |      |      |      |      |      |
|                                                  |      |      |      |      |      |      |      |      |
| STEP 6                                           | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| I <sup>2</sup> C Write data (master)             | Data |
|                                                  |      | •    | -    | -    | -    | -    | -    | -    |
| STEP 7 <sup>†</sup>                              | 9    |      |      |      |      |      |      |      |
| I <sup>2</sup> C Acknowledge (slave)             | Α    |      |      |      |      |      |      |      |
|                                                  |      | •    |      |      |      |      |      |      |
| STEP 8                                           | 0    |      |      |      |      |      |      |      |
| I <sup>2</sup> C Stop (master)                   | Р    | ]    |      |      |      |      |      |      |
|                                                  |      |      |      |      |      |      |      |      |

<sup>†</sup> Repeat steps 6 and 7 until all data has been written.

#### 2.7.3 I<sup>2</sup>C Read Operation

The read operation consists of two phases. The first phase is the address phase. In this phase, an I<sup>2</sup>C master initiates a write operation to the TVP5040 by generating a start condition followed by the TVP5040s I<sup>2</sup>C address 101110X, in MSB first bit order, followed by a 0 to indicate a write cycle. After receiving acknowledge from the TVP5040, the master presents the subaddress of the register, or the first of a block of registers it wants to read. After the cycle is acknowledged, the master terminates the cycle immediately by generating a stop condition. The second phase is the data phase. In this phase, a I2C master initiates a read operation to TVP5040 by generating a start condition followed by the TVP5040s I<sup>2</sup>C address 101110X, in MSB first bit order, followed by a 1 to indicate a read cycle. After an acknowledge from TVP5040, the I<sup>2</sup>C master receives one or more bytes of data from the TVP5040. The I<sup>2</sup>C master acknowledges the transfer at the end of each byte. After the last data byte desired has been transferred from the TVP5040 to the master, the master generates a not acknowledge followed by a stop.

#### 2.7.3.1 Read Phase 1:

| STEP 1                          | 0 |
|---------------------------------|---|
| I <sup>2</sup> C Start (master) | S |

| STEP 2                                    | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------------------------------------|---|---|---|---|---|---|---|---|
| I <sup>2</sup> C General address (master) | 1 | 0 | 1 | 1 | 1 | 0 | Х | 0 |

| STEP 3                               | 9 |
|--------------------------------------|---|
| I <sup>2</sup> C Acknowledge (slave) | Α |

| STEP 4                                          | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-------------------------------------------------|------|------|------|------|------|------|------|------|
| I <sup>2</sup> C Read register address (master) | addr |

| STEP 5                               | 9 |
|--------------------------------------|---|
| I <sup>2</sup> C Acknowledge (slave) | Α |

| STEP 6                         | 0 |
|--------------------------------|---|
| I <sup>2</sup> C Stop (master) | Р |

#### 2.7.3.2 Read Phase 2:

| STEP 7                          | 0 |
|---------------------------------|---|
| I <sup>2</sup> C Start (master) | S |

| STEP 8                                    | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------------------------------------|---|---|---|---|---|---|---|---|
| I <sup>2</sup> C General address (master) | 1 | 0 | 1 | 1 | 1 | 0 | Х | 1 |

| STEP 9                               | 9 |
|--------------------------------------|---|
| I <sup>2</sup> C Acknowledge (slave) | Α |

| STEP 10                            | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------------------------------------|------|------|------|------|------|------|------|------|
| I <sup>2</sup> C Read data (slave) | Data |

| STEP 11 <sup>†</sup>                      | 8 |
|-------------------------------------------|---|
| I <sup>2</sup> C Not acknowledge (master) | Α |

| STEP 12                            | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------------------------------------|------|------|------|------|------|------|------|------|
| I <sup>2</sup> C Read data (slave) | Data |

| STEP 13                                   | 9 |
|-------------------------------------------|---|
| I <sup>2</sup> C Not acknowledge (master) | Ā |

| STEP 14                        | 0 |
|--------------------------------|---|
| I <sup>2</sup> C Stop (master) | Р |

<sup>†</sup> Repeat steps 10 and 11 for all but the last byte read.

# 2.7.4 I<sup>2</sup>C Microcode Write Operation

The data written during the microcode write operation will be written to the TVP5040 program RAM. During the write cycle the microprocessor will reset and point to location zero in the program RAM and will remain reset. Upon completion of the write operation, a microprocessor CLEAR-RESET operation is required. This is performed by writing into the 7F register to clear reset and resume microprocessor function. (There is no specific data requirement to be written into the 7F register, any data will resume microprocessor function.)

| STEP 1                                           | 0 |   |   |   |   |   |   |   |
|--------------------------------------------------|---|---|---|---|---|---|---|---|
| I <sup>2</sup> C Start (master)                  | S | ] |   |   |   |   |   |   |
| STEP 2                                           | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| I <sup>2</sup> C General address (master)        | 1 | 0 | 1 | 1 | 1 | 0 | Х | 0 |
|                                                  |   |   | - |   |   |   |   |   |
| STEP 3                                           | 9 |   |   |   |   |   |   |   |
| I <sup>2</sup> C Acknowledge (slave)             | А | ] |   |   |   |   |   |   |
|                                                  |   |   |   |   |   |   |   |   |
| STEP 4                                           | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| I <sup>2</sup> C Write register address (master) | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |

### Write to program RAM address=7E

| STEP 5                               | 9 |
|--------------------------------------|---|
| I <sup>2</sup> C Acknowledge (slave) | Α |

| STEP 6                               | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|--------------------------------------|------|------|------|------|------|------|------|------|
| I <sup>2</sup> C Write data (master) | Data |

| STEP 7 <sup>†</sup>                  | 9 |
|--------------------------------------|---|
| I <sup>2</sup> C Acknowledge (slave) | Α |

| STEP 8                         | 0 |
|--------------------------------|---|
| I <sup>2</sup> C Stop (master) | Р |

<sup>†</sup> Repeat steps 6 and 7 until all data has been written.

# 2.7.5 Microprocessor CLEAR Reset

| STEP 1                          | 0 |
|---------------------------------|---|
| I <sup>2</sup> C Start (master) | S |

| STEP 2                                    | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------------------------------------|---|---|---|---|---|---|---|---|
| I <sup>2</sup> C General address (master) | 1 | 0 | 1 | 1 | 1 | 0 | Х | 0 |

| STEP 3                               | 9 |
|--------------------------------------|---|
| I <sup>2</sup> C Acknowledge (slave) | Α |

| STEP 4                                           | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------------------------------------------------|---|---|---|---|---|---|---|---|
| I <sup>2</sup> C Write register address (master) | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Write to microprocessor clear reset address=7F

| STEP 5                               | 9 |
|--------------------------------------|---|
| I <sup>2</sup> C Acknowledge (slave) | Α |

| STEP 6                               | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|--------------------------------------|------|------|------|------|------|------|------|------|
| I <sup>2</sup> C Write data (master) | Data |

Any data written to 7F will start the microprocessor.

| STEP 7                               | 9 |
|--------------------------------------|---|
| I <sup>2</sup> C Acknowledge (slave) | Α |

| STEP 8                         | 0 |
|--------------------------------|---|
| I <sup>2</sup> C Stop (master) | Р |

# 2.7.6 I<sup>2</sup>C Microcode Read Operation

The data written during the microcode write operation can be read from the TVP5040 program RAM. During the read cycle the microprocessor will reset and point to location zero in the program and will remain reset. Upon completion of the read operation, a microprocessor CLEAR-RESET operation is required. This is performed by writing into the 7F register to clear reset and resume the microprocessor function. (There is no specific data requirement to be written into the 7F register, any data will resume the microprocessor function.)

| STEP 1                                    | 0 | ] |   |   |   |   |   |     |
|-------------------------------------------|---|---|---|---|---|---|---|-----|
| I <sup>2</sup> C Start (master)           | S | ] |   |   |   |   |   |     |
| STEP 2                                    | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
| I <sup>2</sup> C General address (master) | 1 | 0 | 1 | 1 | 1 | 0 | Х | 0   |
| STEP 3                                    | 9 | 1 |   |   |   |   |   |     |
| I <sup>2</sup> C Acknowledge (slave)      | А | ] |   |   |   |   |   |     |
| STED 4                                    | 7 | 6 |   |   | 2 | 2 | 1 | _ n |

#### Read address=8E

I<sup>2</sup>C Read register address (master)

| STEP 5                               | 9 |
|--------------------------------------|---|
| I <sup>2</sup> C Acknowledge (slave) | Α |
|                                      |   |

| STEP 6                         | 0 |
|--------------------------------|---|
| I <sup>2</sup> C Stop (master) | Р |

### 2.7.6.1 Read Phase 2:

| STEP 7                          | 0 |
|---------------------------------|---|
| I <sup>2</sup> C Start (master) | S |

| STEP 8                                    | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------------------------------------|---|---|---|---|---|---|---|---|
| I <sup>2</sup> C General address (master) | 1 | 0 | 1 | 1 | 1 | 0 | Х | 1 |

| STEP 9                               | 7 |
|--------------------------------------|---|
| I <sup>2</sup> C Acknowledge (slave) | Α |

| STEP 10                            | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------------------------------------|------|------|------|------|------|------|------|------|
| I <sup>2</sup> C Read data (slave) | Data |

| STEP 11                               | 7 |
|---------------------------------------|---|
| I <sup>2</sup> C Acknowledge (master) | Α |

Repeat STEP 10 and STEP 11 for all but the last byte read from program RAM.

| STEP 12                            | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------------------------------------|------|------|------|------|------|------|------|------|
| I <sup>2</sup> C Read data (slave) | Data |

| STEP 13                                   | 9 |
|-------------------------------------------|---|
| I <sup>2</sup> C Not acknowledge (master) | Ā |

| STEP 14                        | 0 |
|--------------------------------|---|
| I <sup>2</sup> C Stop (master) | Р |

#### 2.8 VIP Host Interface Port

The TVP5040 host interface is configured for VIP operation by attaching external pullup and pulldown resistors to the GLCO, PALI, and FID terminals. The following is the combination of resistors required to select I<sup>2</sup>C host mode, where 0=pulldown and 1=pullup.

|                       | GLCO | PALI | FID |
|-----------------------|------|------|-----|
| VIP host port enabled | 0    | 1    | 0   |

The video interface port is a standard interface, conforming to Video Interface Port VIP Specification Version 2.0 between a video enabled graphics device and one or more video devices. The video port of VIP transports various types of real time signal streams. Signal names in parenthesis () denote the signal name referenced in the VIP specification. Five terminals are required for host port transfers: VC3, VC0, VC1, VC2, and INTREQ. Table 2–4 summarizes the terminal functions of the VIP-mode host interface.

### 2.8.1 VIP Host Port Terminal Description

Table 2-4. VIP Host Port Terminal Description

| SIGNAL                | TYPE                   | DESCRIPTION                                                                  |
|-----------------------|------------------------|------------------------------------------------------------------------------|
| VC3 (VIPCLK)          | 0                      | VIP host clock (25-33 MHz)                                                   |
| VC0,VC1<br>(HAD[0:1]) | I/O                    | Host address/data bus VC0 = (HAD_0) VC1 = (HAD_1)                            |
| VC2 (HCTL)            | I/O (open drain)       | Host Control. This includes the symbolic signals of VFRAME, DTACK and VSTOP. |
| INTREQ (VIRQ)         | O (nominal open drain) | Interrupt request                                                            |

VC3 (VIPCLK) is the host port clock, specified from 25-33 MHz. VIPCLK can be from any source.

**VC0 and VC1** (HAD[0:1]) is a two wire bus, used to transfer commands, addresses and data between master and slave devices.

**VC2** (HCTL) is a shared control terminal. It is driven by the master to initiate and terminate data transfers. It is driven by the slave to terminate and add wait states to data transfers. Because it is a shared control signal, special attention must be given to its generation to avoid bus conflicts.

**INTREQ** is a nominally open drain terminal used to signal interrupts to the host controller. This terminal may be configured as a conventional CMOS I/O buffer (non-open drain) if desired using the interrupt configuration register at subaddress C2. Contention is possible if multiple devices are connected to the INTREQ signal and it is configured in non-open drain mode.

Upon power up, the VIP module outputs remain in the high impedance state until a request from the motherboard signals the module to begin driving the bus.

### 2.8.2 VIP Phases

Figure 2–28 illustrates an example of a typical VIP transfer and Table 2–5 describes the sequence of phases involved in the VIP data transfer.



Figure 2-28. VIP Transfer

Table 2-5. VIP Host Port Phase Description

| PHASE   | EXPLANATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Command | All host port transfers start with a command phase. The 8-bit command/address byte is multiplexed onto VC0 and VC1 (HAD[1:0]) during the command phase. The command byte selects between devices, read, and write cycles, register or FIFO transfers and contains the most significant four bits of the register address.                                                                                                                                                                                                                                                                                                                 |
| Address | During register transfers the command phase is followed by the address extension phase. The least significant 8-bits of the VIP register address are multiplexed onto VC0 and VC1 (HAD[1:0]) during the address extension phase. This phase is not present during FIFO transfers.                                                                                                                                                                                                                                                                                                                                                         |
| Decode  | Following the command or command/address phase(s), a one clock delay is required to allow slave devices to decode the address and determine if they are able to respond within the 1 wait phase requirement for active operation.                                                                                                                                                                                                                                                                                                                                                                                                         |
| Retry   | The four clock cycles immediately following the decode phase constitute the retry phase. During the retry phase, the slave indicates its desire to terminate the operation without transferring any data (retry), add a wait phase or transfer the first byte of data. When the slave asserts VSTOP, the transfer ends with the retry phase. When the slave neither terminates the transfer nor accepts the byte, the retry phase is followed by a wait phase.                                                                                                                                                                            |
| Wait    | During the second cycle of a decode, retry or wait phase, the slave indicates its ability to transfer the next byte of data by driving VC2 (HCTL) low. When the slave does not drive VC2 (HCTL) low and the transfer is not terminated, the current phase is followed by a wait phase. During wait phases, the current owner (master for writes, slave for reads) continues to drive the HAD bus however no data is transferred. the slave is allowed to add one wait phase per byte to register accesses without compromising system timing. Additional wait phases are not prevented but overall system reliability may be compromised. |
| Data    | When VC2 (HCTL) is deasserted during cycle 1 of a retry, wait or data phase, the current phase is followed by a data phase. Data is transferred between master and slave devices during data phases, multiplexed onto VC0 and VC1 (HAD[1:0]).                                                                                                                                                                                                                                                                                                                                                                                             |
| TA      | Immediately following the last transfer phase of a read transfer, a one cycle delay is required giving the slave time to 3-state the VC0 and VC1 (HAD) bus. The master is free to begin a new bus transfer, driving VC0 and VC1 (HAD) and VC2 (HCTL) immediately following the TA phase.                                                                                                                                                                                                                                                                                                                                                  |

# 2.8.3 VIP Commands and Address Space

Table 2–6 summarizes the supported VIP commands and the address space mapping. Note that only three of the four VIP FIFO DMA channels are used by TVP5040. The VBI data FIFO is mapped to FIFO A, the program memory for write operation is mapped to FIFO B, and the program memory for read operation is mapped to FIFO C. FIFO D is not used by TVP5040 and therefore is indicated as *not present* in the VIP status 1 register.

Table 2-6. Summary of VIP Commands and Address Spaces

| CC   | MMA | ND | Cmd/Addr | REGISTER ADDRESS           | DATA        | COMMENT                            |
|------|-----|----|----------|----------------------------|-------------|------------------------------------|
| [7:4 | ]   |    | [3:0]    | [7:0]                      | [7:0]       |                                    |
| 01   | 0/1 | 0  | 0000     | 00000000 through 11111111  | ddddddd     | VIP configuration registers        |
| 01   | 0/1 | 0  | 0001     | 00000000 through 11111111  | ddddddd     | General TVP5040 registers          |
| 01   | 1   | 0  | 0010     | 00000000 through 11111111  | xxxxxxx     | No latency read access 1 phase     |
| 01   | 1   | 0  | 0011     | addr as previously written | ddddddd     | No latency read access 2 phase     |
| 01   | 1   | 1  | 0000     | No addr phase              | xx0/1xxx0/1 | FIFO status 0 read                 |
| 01   | 1   | 1  | 0001     | No addr phase              | xxxxxx11    | FIFO status 1 read                 |
| 01   | 1   | 1  | 0100     | No addr phase              | ddddddd     | FIFO VBI data read (FIFO A)        |
| 01   | 0   | 1  | 0101     | No addr phase              | ddddddd     | FIFO program memory write (FIFO B) |
| 01   | 1   | 1  | 0110     | No addr phase              | ddddddd     | FIFO program memory read (FIFO C)  |

### 2.8.4 Command Byte

During the command phase the hardware control line(VC2) transitions high and the hardware address lines (VC0 and VC1) transmit the command byte from the host to the TVP5040. The command byte determines the nature of the data transfer and the TVP5040 address space which is affected.

|         | 7           | 6           | 5   | 4   | 3   | 2   | 1  | 0  |
|---------|-------------|-------------|-----|-----|-----|-----|----|----|
| Command | DEVSEL1 (0) | DEVSEL0 (1) | R/W | F/R | A11 | A10 | A9 | A8 |

| NAME      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                              |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DEVSEL1:0 | Device select. Always 01 for TVP5040                                                                                                                                                                                                                                                                                                                     |
| R/W       | 1=Read 0=Write                                                                                                                                                                                                                                                                                                                                           |
| F/R       | 1=FIFO 0=Register access                                                                                                                                                                                                                                                                                                                                 |
| A11:8     | Address bus upper 4 bits For register accesses:  0000 = VIP-specific configuration registers 0001 = General TVP5040 registers 0010 = No latency read access phase 1 0011 = No latency read access phase 2 For FIFO accesses:  0000 = FIFO status 0 0001 = FIFO status 1 0100 = VBI FIFO 0101 = Program memory write FIFO 0110 = Program memory read FIFO |

### 2.8.4.1 Access Latency and Wait States

VIP accesses to registers or the VBI FIFO may require the TVP5040 to insert one or more wait states into the access sequence. For register accesses the wait states may total up to 64  $\mu$ s. All normal writes will release the host port immediately but internal wait states will continue to be generated until the operation completes. Any attempt to access the host port while the write operation has not completed will result in slave termination by the TVP5040. For burst writes, the TVP5040 will insert wait states that may total up to 64  $\mu$ s. Reads (except for no-latency reads detailed in section 2.8.4.2 will hold the host port until completion. Figure 2–29 through Figure 2–32 illustrate examples of VIP accesses with wait states and slave termination by the TVP5040.



Figure 2–29. Reading From Registers With Wait States





Figure 2–30. Writing to Registers With Wait States (Burst Write)

Write commands will require one wait state before the data phase. For burst writes, subsequent data phases may require wait states up to 64 µs. Wait states before the second or subsequent data phases are not fixed.



Figure 2-31. Reading From FIFO With Wait States

Read commands from the FIFO will typically require three wait states when running at full speed (VIPCLK at 25 MHz).



Figure 2-32. Slave Termination

**VIP Configuration Registers:** The TVP5040 supports VIP configuration registers which are accessible only in VIP host mode. Information on the register functions is available in section 2.13, VIP subaddresses 000-0FF. VIP configuration registers are read-only.

|                                 |   | С | ОМІ | MAN | D PI | HAS | E |   |   | - | ADD | RES | S PH | IASE |   |   | D/ | AΤΑ | РНА | SE ( | from | TVF | 2504 | 0) |
|---------------------------------|---|---|-----|-----|------|-----|---|---|---|---|-----|-----|------|------|---|---|----|-----|-----|------|------|-----|------|----|
|                                 | 7 | 6 | 5   | 4   | 3    | 2   | 1 | 0 | 7 | 6 | 5   | 4   | 3    | 2    | 1 | 0 | 7  | 6   | 5   | 4    | 3    | 2   | 1    | 0  |
| VIP configuration register read | 0 | 1 | 1   | 0   | 0    | 0   | 0 | 0 | Х | Х | Х   | Х   | Χ    | Х    | Χ | Χ | D  | D   | D   | D    | D    | D   | D    | D  |

**General TVP5040 Registers:** The bulk of the TVP5040 register space consists of status and control registers that are available to the host in I<sup>2</sup>C, VIP, and VMI modes. Information on the register functions is available in section 2.14 VIP subaddresses 100-1FF.

|                               |   | C | OM | MAI | ND P | HAS | E |   |   | - | ADD | RES | S PH | IASE |   |   | D | ΑТА | PHA | SE ( | from | TVF | 504 | 0) |
|-------------------------------|---|---|----|-----|------|-----|---|---|---|---|-----|-----|------|------|---|---|---|-----|-----|------|------|-----|-----|----|
|                               | 7 | 6 | 5  | 4   | 3    | 2   | 1 | 0 | 7 | 6 | 5   | 4   | 3    | 2    | 1 | 0 | 7 | 6   | 5   | 4    | 3    | 2   | 1   | 0  |
| General TVP5040 register read | 0 | 1 | 1  | 0   | 0    | 0   | 0 | 1 | Х | Х | Х   | Χ   | Χ    | Χ    | Χ | Χ | D | D   | D   | D    | D    | D   | D   | D  |

|                                |   | C | OM | MAI | ND P | HAS | Ē |   |   | / | ADD | RES | S PH | IASE |   |   |   | DATA | PH. | ASE | (to | ΓVΡ | 040 | ) |
|--------------------------------|---|---|----|-----|------|-----|---|---|---|---|-----|-----|------|------|---|---|---|------|-----|-----|-----|-----|-----|---|
|                                | 7 | 6 | 5  | 4   | 3    | 2   | 1 | 0 | 7 | 6 | 5   | 4   | 3    | 2    | 1 | 0 | 7 | 6    | 5   | 4   | 3   | 2   | 1   | 0 |
| General TVP5040 register write | 0 | 1 | 0  | 0   | 0    | 0   | 0 | 1 | Х | Х | Х   | Х   | Х    | Χ    | Χ | Χ | D | D    | D   | D   | D   | D   | D   | D |

### 2.8.4.2 No Latency Read

In order to avoid holding up the host port due to the extended wait states of a normal read operation, a special *no latency read* mode is implemented in TVP5040. Note that this special mode is not part of the VIP specification.

The no latency read consists of two zero wait-state phases separated by an idle period during which the host may perform other operations. The first phase identifies the register address to be read. In response to the first phase read, the TVP5040 outputs data immediately from an internal intermediate buffer. Note that the data in the intermediate data buffer is not from the register currently being addressed.

Following completion of the first phase, the host must wait for  $64\,\mu s$  to ensure that the data requested in the first phase is available in the intermediate data buffer. Any attempt to use the host port during this time will result in slave termination by TVP5040. The host then initiates the second phase to read the data from the intermediate buffer.

A *pipelined* read of several registers can be done by having the host initiate a series of back-to-back phase 1 reads, with each phase 1 read occurring at least  $64 \mu s$  from the previous phase 1 read. With this, for every phase 1 read, the TVP5040 returns the data for the previous phase 1 read. Finally, at the end, the host must initiate a phase 2 read to get the data for the last read transaction.

|                 |         |   | C | ЮМ | MAI | ND P | HAS | E |   |   | - | ٩DD | RES | S PH | IASE | : |   |    | DATA | PHA | SE ( | from | TVP | 5040) | )  |
|-----------------|---------|---|---|----|-----|------|-----|---|---|---|---|-----|-----|------|------|---|---|----|------|-----|------|------|-----|-------|----|
|                 |         | 7 | 6 | 5  | 4   | 3    | 2   | 1 | 0 | 7 | 6 | 5   | 4   | 3    | 2    | 1 | 0 | 7  | 6    | 5   | 4    | 3    | 2   | 1     | 0  |
| No latency read | Phase 1 | 0 | 1 | 1  | 0   | 0    | 0   | 1 | 0 | Х | Х | Х   | Χ   | Х    | Χ    | Х | Χ | du | du   | du  | du   | du   | du  | du    | du |

|                 |         |   | C | ЮМ | MAI | ND P | HAS | E |   |   | - | ADD | RES | S PH | IASE |   |   | ı | DATA | PHA | ASE ( | from | TVP | 5040) | ) |
|-----------------|---------|---|---|----|-----|------|-----|---|---|---|---|-----|-----|------|------|---|---|---|------|-----|-------|------|-----|-------|---|
|                 |         | 7 | 6 | 5  | 4   | 3    | 2   | 1 | 0 | 7 | 6 | 5   | 4   | 3    | 2    | 1 | 0 | 7 | 6    | 5   | 4     | 3    | 2   | 1     | 0 |
| No latency read | Phase 2 | 0 | 1 | 1  | 0   | 0    | 0   | 1 | 1 | Х | Χ | Х   | Х   | Х    | Х    | Х | Х | D | D    | D   | D     | D    | D   | D     | D |

# 2.8.4.3 FIFO Status 0 Register

The FIFO status 0 register returns two bits which report status and six unused bits.

| 7         | 6         | 5         | 4     | 3         | 2         | 1         | 0    |
|-----------|-----------|-----------|-------|-----------|-----------|-----------|------|
| Undefined | Undefined | Undefined | DREQA | Undefined | Undefined | Undefined | VIRQ |

**DREQA:** DMA request for FIFO A. This bit is the same as the teletext threshold bit (bit 1 of the interrupt status register at VIP subaddress 1C0). See section 2.14 for the definition of this bit.

VIRQ: This bit returns the status of the INTREQ terminal. Reading this bit does not clear the terminal.

|                    |   |   | CON | IMAI | ND P | HASE |   |   |   |   | D | ATA F | PHAS | E |   |     |
|--------------------|---|---|-----|------|------|------|---|---|---|---|---|-------|------|---|---|-----|
|                    | 7 | 6 | 5   | 4    | 3    | 2    | 1 | 0 | 7 | 6 | 5 | 4     | 3    | 2 | 1 | 0   |
| FIFO status 0 read | 0 | 1 | 1   | 1    | 0    | 0    | 0 | 0 | d | d | d | 0/1   | d    | d | d | 0/1 |

There is no address phase associated with reading the FIFO status 0 register.

### 2.8.4.4 FIFO Status 1 Register

The FIFO status 1 register returns the status of the FIFO DMA channels in TVP5040.

|   | 7         | 6             | 5         | 4             | 3         | 2             | 1         | 0             |
|---|-----------|---------------|-----------|---------------|-----------|---------------|-----------|---------------|
| Ī | Undefined | PRESENT-D (0) | R/W-C (1) | PRESENT-C (1) | R/W-B (0) | PRESENT-B (1) | R/W-A (1) | PRESENT-A (1) |

R/W: This bit is set to 1 if the FIFO is a read port.

**PRESENT:** This bit is set to 1 if the FIFO is present, otherwise it is set to 0.

|   |   | CON | IAMI | ND PI | HASE |   |   |   |   | D | ATA I | PHAS | E |   |   |
|---|---|-----|------|-------|------|---|---|---|---|---|-------|------|---|---|---|
| 7 | 6 | 5   | 4    | 3     | 2    | 1 | 0 | 7 | 6 | 5 | 4     | 3    | 2 | 1 | 0 |
| 0 | 1 | 1   | 1    | 0     | 0    | 0 | 1 | D | 0 | 1 | 1     | 0    | 1 | 1 | 1 |

There is no address phase associated with reading the VBI FIFO 1 register. This register is read-only and is always set to 0x37.

### 2.8.4.5 VBI FIFO (FIFO A)

The VBI FIFO stores sliced VBI data in the format described in section 2.9.1. Data may be read from the FIFO at the average rate of 1 data byte per 3 cycles (1 data cycles, 2 wait cycles) when the VIPCLK is at maximum speed.

|               |   |   | CON | IMAI | ND P | HASE | <b>=</b> |   |   |   | D | ATA F | PHAS | E |   |   |
|---------------|---|---|-----|------|------|------|----------|---|---|---|---|-------|------|---|---|---|
|               | 7 | 6 | 5   | 4    | 3    | 2    | 1        | 0 | 7 | 6 | 5 | 4     | 3    | 2 | 1 | 0 |
| VBI FIFO read | 0 | 1 | 1   | 1    | 0    | 1    | 0        | 0 | D | D | D | D     | D    | D | D | D |

There is no address phase associated with reading the VBI FIFO. FIFO polling is implemented.

### 2.8.5 VIP Microcode Write Operation (FIFO B)

The data written during the microcode write operation will be written to the TVP5040 program RAM. During the write cycle the microprocessor will reset and point to location zero in the program and will remain reset. Upon completion of the write operation, a microprocessor CLEAR-RESET operation is required. This is performed by writing into the 7F register to clear reset and resume the microprocessor function. (There is no specific data requirement to be written into the 7F register, any data will resume the microprocessor function.)

|                            |   | ( | OM | MAN | D Pł | IASE | <b>.</b> |   |   | DA | TA PI | IASE | (toT\ | /P50 | 40) |   |
|----------------------------|---|---|----|-----|------|------|----------|---|---|----|-------|------|-------|------|-----|---|
|                            | 7 | 6 | 5  | 4   | 3    | 2    | 1        | 0 | 7 | 6  | 5     | 4    | 3     | 2    | 1   | 0 |
| Microcode write            | 0 | 1 | 0  | 1   | 0    | 1    | 0        | 1 | D | D  | D     | D    | D     | D    | D   | D |
| Program RAM FIFO for write |   |   |    |     |      |      |          |   |   |    |       |      |       |      |     |   |

|             |   | ( | COM | IAM | ND P | HAS | E |   |   |   | ADD | RES | S PH | ASE |   |   |   | DA | TA PH | IASE | (to T | VP50 | 40) |   |
|-------------|---|---|-----|-----|------|-----|---|---|---|---|-----|-----|------|-----|---|---|---|----|-------|------|-------|------|-----|---|
|             | 7 | 6 | 5   | 4   | 3    | 2   | 1 | 0 | 7 | 6 | 5   | 4   | 3    | 2   | 1 | 0 | 7 | 6  | 5     | 4    | 3     | 2    | 1   | 0 |
| Clear reset | 0 | 1 | 0   | 0   | 0    | 0   | 0 | 1 | 0 | 1 | 1   | 1   | 1    | 1   | 1 | 1 | D | D  | D     | D    | D     | D    | D   | D |

There is no address phase associated with writing to the program RAM.

# 2.8.6 VIP Microcode Read Operation (FIFO C)

The data read during the microcode read operation will be read from the TVP5040 program RAM. During the read cycle the microprocessor will reset and point to location zero in the program and will remain reset. Upon completion of the read operation, a microprocessor CLEAR-RESET operation is required. This is performed by writing into the 7F register to clear reset and resume the microprocessor function. (There is no specific data requirement to be written into the 7F register, any data will resume the microprocessor function.)

|                           |   | ( | ОМ | MAN | D PI | IASI |   |   |   | DATA | A PH | ASE ( | from | TVP5 | 040) |   |
|---------------------------|---|---|----|-----|------|------|---|---|---|------|------|-------|------|------|------|---|
|                           | 7 | 6 | 5  | 4   | 3    | 2    | 1 | 0 | 7 | 6    | 5    | 4     | 3    | 2    | 1    | 0 |
| Microcode read            | 0 | 1 | 1  | 1   | 0    | 1    | 1 | 0 | D | D    | D    | D     | D    | D    | D    | D |
| Program RAM FIFO for Read |   |   |    |     |      |      |   |   |   |      |      |       |      |      |      |   |

|             |   |   | COM | IAM | ND P | HAS | E |   |   |   | ADD | RES | S PH | ASE |   |   |   | DATA | A PH | ASE ( | from | TVP5 | 040) |   |
|-------------|---|---|-----|-----|------|-----|---|---|---|---|-----|-----|------|-----|---|---|---|------|------|-------|------|------|------|---|
|             | 7 | 6 | 5   | 4   | 3    | 2   | 1 | 0 | 7 | 6 | 5   | 4   | 3    | 2   | 1 | 0 | 7 | 6    | 5    | 4     | 3    | 2    | 1    | 0 |
| Clear reset | 0 | 1 | 0   | 0   | 0    | 0   | 0 | 1 | 0 | 1 | 1   | 1   | 1    | 1   | 1 | 1 | D | D    | D    | D     | D    | D    | D    | D |

There is no address phase associated with reading the program RAM.

### 2.8.7 Parallel Host Interface A

Parallel host interface A is compatible with Video Electronics Standards Association (VESA™) video module interface (VMI) proposal version 1.4 mode A. The terminal descriptions are defined in Table 2–7.

TYPE **TERMINAL SIGNAL** DESCRIPTION A[1:0] HA[1:0] Address bus from host D[7:0] HD[7:0] I/O Bidirectional data bus CS VC3 Chip select, active low VC2 DS ı Data strobe, active low VC1 RD/WR Read, active high — Write, active low VC0 DTACK 0 Data acknowledge INTREQ **INTREQ** 0 Interrupt request, open drain by default, active low, pullup resistor required can be configured, subaddress C2, as a conventional CMOS buffer, active high, no pullup required.

Table 2-7. Parallel Host Interface A Terminal Description

Parallel host interface A timing is shown in the Figure 2–33. The cycle is initiated by the host when VC2- $\overline{DS}$  transitions low. The TVP5040 responds by pulling VC0- $\overline{DTACK}$  low to indicate data has been received or that the requested data is present on the bus. The host then completes the cycle by pulling VC2- $\overline{DS}$  high. Once the host has completed the cycle, the TVP5040 sets VC0- $\overline{DTACK}$  to high impedance. A pullup is required to pull VC0- $\overline{DTACK}$  high to indicate the operation is complete.

VESA is a trademark of Video Electronics Standards Association.

|                    | PARAMETER                                 | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|--------------------|-------------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>su(1)</sub> | A[1:0],D[0:7], RD/WR setup until DS low   |                 | 5   |     |     | ns   |
| t <sub>d(1)</sub>  | Delay DTACK low after DS low              |                 | 0   |     |     | ns   |
| t <sub>h(1)</sub>  | A[1:0], D[0:7], RD/WR hold after DS high  |                 | 5   |     |     | ns   |
| t <sub>d(2)</sub>  | Delay DS high after DTACK low             |                 | 5   |     |     | ns   |
| t <sub>d</sub> (3) | Delay DTACK high after DS high            |                 | 0   |     |     | ns   |
| t <sub>d(4)</sub>  | Delay DS low(next cycle) after DTACK high |                 | 5   |     |     | ns   |
| t <sub>su(2)</sub> | (Read cycle) D[7:0] setup until DTACK low |                 | 10  |     |     | ns   |
| t <sub>h(2)</sub>  | (Read cycle) D[7:0] hold after DS high    |                 | 0   |     |     | ns   |



Figure 2-33. Parallel Host Interface A Timing

### 2.8.8 Parallel Host Interface B

Parallel host interface B is compatible with the Video Electronics Standards Association (VESA™) video module interface (VMI) proposal version 1.4 mode B. The terminal descriptions are defined in Table 2–8.

Table 2-8. Parallel Host Interface B Terminal Description

| TERMINAL | SIGNAL  | TYPE | DESCRIPTION                                                                                                                                                                      |
|----------|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A[1:0]   | HA[1:0] | I    | Address bus from host                                                                                                                                                            |
| D[7:0]   | HD[7:0] | I/O  | Bidirectional data bus                                                                                                                                                           |
| VC3      | CS      | I    | Chip select, active low                                                                                                                                                          |
| VC2      | RD      | I    | Read, active low                                                                                                                                                                 |
| VC1      | WR      | I    | Write, active low                                                                                                                                                                |
| VC0      | RDY     | 0    | Ready, active high                                                                                                                                                               |
| INTREQ   |         | 0    | Interrupt request, open drain by default, active low, pullup resistor required can be configured, subaddress C2, as a conventional CMOS buffer, active high, no pullup required. |

The parallel host interface B timing is shown in Figure 2–34. The cycle is initiated by the host when VC2- $\overline{RD}$  OR VC1- $\overline{WR}$  transitions low. The TVP5040 responds by pulling VC0-RDY low. The TVP5040 will then set VC0-RDY to

high impedance, a pullup resistor is required to indicate the data was received or that the requested data is present on the bus. The host then completes the cycle by pulling the asserted signal, VC2- $\overline{\text{RD}}$  or VC1- $\overline{\text{WR}}$  high.

|                    | PARAMETER                                  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|--------------------|--------------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>su(3)</sub> | A[1:0], CS setup until WR or RD active     |                 | 10  |     |     | ns   |
| th(3)              | A[1:0], CS hold after WR or RD inactive    |                 | 10  |     |     | ns   |
| t <sub>d(5)</sub>  | Delay RDY low after WR or RD active        |                 |     |     | 28  | ns   |
| t <sub>su(4)</sub> | D[7:0] setup until WR active               |                 | 5   |     |     | ns   |
| <sup>t</sup> h(4)  | D[7:0] hold after WR inactive              |                 | 10  |     |     | ns   |
| t <sub>w(1)</sub>  | RDY inactive pulse width                   |                 | 10  |     |     | ns   |
| t <sub>w(2)</sub>  | WR inactive until any command active       |                 | 80  |     |     | ns   |
| t <sub>su(5)</sub> | (Read cycle) D[7:0] setup until RDY active |                 | 0   |     |     | ns   |
| th(5)              | (Read cycle) D[7:0] hold after RD inactive |                 | 0   |     |     | ns   |
| t <sub>d</sub> (6) | Delay WR or RD inactive after RDY active   |                 | 0   |     |     | ns   |
| t <sub>w(3)</sub>  | WR, RD command pulse width                 |                 | 40  |     |     | ns   |



Figure 2-34. Parallel Host Interface B Timing

### 2.8.9 Parallel Host Interface C

The terminal descriptions are defined in Table 2-9.

Table 2-9. Parallel Host Interface C Terminal Description

| TERMINAL | SIGNAL  | TYPE | DESCRIPTION                                                                                                                                                                      |
|----------|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A[1:0]   | HA[1:0] | I    | Address bus from host                                                                                                                                                            |
| D[7:0]   | HD[7:0] | I/O  | Bidirectional data bus                                                                                                                                                           |
| VC3      | CS      | I    | Chip select, active low                                                                                                                                                          |
| VC2      | DS      | I    | Data strobe, active low                                                                                                                                                          |
| VC1      | RD/WR   | I    | Read, active high — Write, active low                                                                                                                                            |
| VC0      | RDY     | 0    | Ready, active high                                                                                                                                                               |
| INTREQ   |         | 0    | Interrupt request, open drain by default, active low, pullup resistor required can be configured, subaddress C2, as a conventional CMOS buffer, active high, no pullup required. |

Parallel host interface C timing is shown in Figure 2–35. The cycle is initiated by the host when VC2- $\overline{DS}$  transitions low. The TVP5040 responds by pulling VC0-RDY low. The TVP5040 will then set VC0-RDY to high impedance, a pullup resistor is required to indicate the data was received or that the requested data is present on the bus. The host then completes the cycle by pulling VC2- $\overline{DS}$  high.

|                    | PARAMETER                                   | TEST CONDITIONS | MIN | TYP MA | X UNIT |
|--------------------|---------------------------------------------|-----------------|-----|--------|--------|
| t <sub>su(6)</sub> | A[1:0],D[7:0], RD/WR, CS setup until DS low |                 | 5   |        | ns     |
| <sup>t</sup> h(6)  | A[1:0],D[7:0], RD/WR, CS hold after DS high |                 | 0   |        | ns     |
| t <sub>d</sub> (7) | Delay RDY low after DS low                  |                 | 2   |        | ns     |
| t <sub>su(7)</sub> | (Read cycle) D[7:0] setup until RDY high    |                 | 20  |        | ns     |
| th(7)              | (Read cycle) D[7:0] hold after DS high      |                 | 0   |        | ns     |



Figure 2–35. Parallel Host Interface C Timing

### 2.8.10 Parallel Host Interface Register Map

The parallel host interface (PHI) module contains only four registers that are directly accessible to the host (see Figure 2–36). The address register holds an indirect address for internal register access. When the host accesses the data register the PHI module reads or writes the internal register selected by the indirect address register. Two other registers are provided for direct access. The FIFO register provides direct access to the VBI FIFO. The other direct access register is the status/interrupt register. This register contains the state of the interrupt sources.



Figure 2-36. PHI Address Register Map

Normally read or write operations require two accesses. To read the FIFO register, set A[1:0] to 2'b10, and perform a read cycle. The FIFO read data will be placed on the D[7:0] bus. To read/write the status/interrupt register, set A[1:0] to 2'b11 and perform the read/write cycle. The read/write data will be appropriately muxed to/from the external data bus.

### Indirect register read/write

All PHI accesses except for the VBI FIFO and the status/interrupt register require a two-step operation. To access an indirect register, the desired internal address must first be written to the address register of the PHI. This is done by setting A[1:0] to 00 and performing a write cycle with D[7:0] = indirect register address. To write to an indirect register, the second step consists of writing the desired data to PHI address 01. To read an indirect register, the second step consists of reading the requested data from address 01.

### Read Indirect Register

|                                 | A1 | A0 | D7 | D6 | D5       | D4        | D3         | D2 | D1 | D0 |
|---------------------------------|----|----|----|----|----------|-----------|------------|----|----|----|
| Write register address 0 0 Regi |    |    |    |    | Register | address   |            |    |    |    |
| Step 2                          | A1 | A0 | D7 | D6 | D5       | D4        | D3         | D2 | D1 | D0 |
| Read register data              | 0  | 1  |    |    |          | Data fron | n register |    | •  |    |

| Step 1                 | _ ^ ' | Λ0 | וט               | סם | בט | D-4     | בט       | DZ | וט | D0 |
|------------------------|-------|----|------------------|----|----|---------|----------|----|----|----|
| Write register address | 0     | 0  | Register address |    |    |         |          |    |    |    |
| Step 2                 | A1    | A0 | D7               | D6 | D5 | D4      | D3       | D2 | D1 | D0 |
| Write register data    | 0     | 1  |                  |    |    | Data to | register |    |    |    |

#### Latency

PHI accesses to indirect addresses 00-8F require special consideration due to response latencies of up to  $64 \,\mu s$  for these addresses. Latency occurs between steps 1 and 2 for a read operation, and following step 2 for a write operation. To avoid violating PHI cycle time requirements the host can poll the cycle complete bit in the PHI status register following step 1 for a read or step 2 for a write. Alternatively, the cycle complete enable bit in the interrupt enable register (indirect address C1) can be set to generate an interrupt for the host when an access has been completed.

PHI accesses to indirect addresses 90-CF occur with minimal latency and interrupts will not be generated for the completion of access cycles to these addresses.

#### **VBI FIFO**

The VBI FIFO containing sliced VBI data can be read directly by the PHI host.

|               | A1 | A0 | D7 | D6 | D5 | D4       | D3     | D2 | D1 | D0 |
|---------------|----|----|----|----|----|----------|--------|----|----|----|
| Read VBI FIFO | 1  | 0  |    |    |    | Data fro | m FIFO |    |    |    |

#### Status/Interrupt Register

The status/interrupt register provides the host with information regarding the source of an interrupt. After an interrupt condition is set it can be reset by writing a 1 to the appropriate bit in the status/interrupt register. Section 2.14 contains a description of the PHI status/interrupt register.

|                                  | <b>A</b> 1 | A0 | D7 | D6 | D5       | D4       | D3         | D2       | D1 | D0 |
|----------------------------------|------------|----|----|----|----------|----------|------------|----------|----|----|
| Access status/interrupt register | 1          | 1  |    |    | Data fro | m status | interrupt/ | register |    |    |

### 2.8.11 Parallel Host Interface Microcode Write Operation

The data written to indirect register 7E will be written to the TVP5040 program RAM. During the write cycle the microprocessor will reset and point to location zero in the program and will remain reset. Upon completion of the write operation, a microprocessor clear-reset operation is required. This is performed by writing into the 7F register to clear reset and resume the microprocessor function. (There is no specific data requirement to be written into the 7F register, any data will resume the microprocessor function.)

To avoid violating PHI cycle time requirements during a microcode write operation the host can poll the cycle complete bit in the PHI status register after writing each byte data to the PHI data register. Alternatively, the cycle complete enable bit in the interrupt enable register (indirect address C1) can be set to generate an interrupt for the host when a write has been completed.

|                                    | A1 | A0 | D7                                                                           | D6 | D5 | D4        | D3 | D2 | D1   | D0 |
|------------------------------------|----|----|------------------------------------------------------------------------------|----|----|-----------|----|----|------|----|
| Write microcode register address   | 0  | 0  | 0                                                                            | 1  | 1  | 1         | 1  | 1  | 1    | 0  |
|                                    | A1 | A0 | D7                                                                           | D6 | D5 | D4        | D3 | D2 | D1   | D0 |
| Write microcode register data      | 0  | 1  |                                                                              | (W |    | byte of m |    |    | pt.) |    |
| Write microcode register data      | 0  | 1  | Second byte of microcode data (Wait for cycle complete status or interrupt.) |    |    |           |    |    |      |    |
| Write microcode register data      | 0  | 1  |                                                                              | (W |    | byte of m |    |    | pt.) |    |
|                                    | A1 | A0 | D7                                                                           | D6 | D5 | D4        | D3 | D2 | D1   | D0 |
| Write clear-reset register address | 0  | 0  | 0                                                                            | 1  | 1  | 1         | 1  | 1  | 1    | 1  |
|                                    | A1 | A0 | A0 D7 D6 D5 D4 D3 D2 D1                                                      |    |    |           |    |    | D1   | D0 |
| Write clear-reset dummy data       | 0  | 1  | Dummy data (Wait for cycle complete status or interrupt.)                    |    |    |           |    |    |      |    |

### 2.8.12 Parallel Host Interface Microcode Read Operation

The data read from indirect register 8E will be read from the TVP5040 program RAM. During the read cycle the microprocessor will reset and point to location zero in the program and will remain reset. Upon completion of the read operation, a microprocessor clear-reset operation is required. This is performed by writing into the 7F register to clear reset and resume the microprocessor function. (There is no specific data requirement to be written into the 7F register, any data will resume the microprocessor function.)

To avoid violating PHI cycle time requirements during a microcode read operation the host can poll the cycle complete bit in the PHI status register after writing to the PHI address register. Alternatively, the cycle complete enable bit in the interrupt enable register (indirect address C1) can be set to generate an interrupt for the host when the read data is available in the PHI data register.

| Step 1                                     | A1           | A0       | D7      | D6          | D5         | D4         | D3         | D2   | D1 | D0 |
|--------------------------------------------|--------------|----------|---------|-------------|------------|------------|------------|------|----|----|
| Write program RAM read address             | 0            | 0        | 1       | 0           | 0          | 0          | 1          | 1    | 1  | 0  |
|                                            |              |          | (W      | ait for cyc | cle comple | ete status | or interru | ıpt) |    |    |
| Step 2                                     | A1           | A0       | D7      | D6          | D5         | D4         | D3         | D2   | D1 | D0 |
| Read program RAM read data                 | 0            | 1        |         |             |            | da         | ata        |      |    |    |
| NOTE: Repeat Steps 1 and 2 until all progr | ram RAM data | has beer | n read. |             |            |            |            |      |    |    |
| Step 3                                     | A1           | A0       | D7      | D6          | D5         | D4         | D3         | D2   | D1 | D0 |
| Write clear-reset register address         | 0            | 0        | 0       | 1           | 1          | 1          | 1          | 1    | 1  | 1  |
| Step 4                                     | A1           | A0       | D7      | D6          | D5         | D4         | D3         | D2   | D1 | D0 |
| Write clear-reset register data            | 0            | 1        | Х       | Х           | Х          | Х          | Х          | Х    | Х  | Х  |
|                                            |              |          | (V)     | ait for cyc | cle comple | ete status | or interru | ıpt) | -  | •  |

#### 2.9 VBI Data Processor

The TVP5040 VBI data processor slices, parses, and performs error checking on teletext data contained in the vertical blanking interval or during active lines. Teletext formats supported are North American Basic Teletext Specification (NABTS) equivalent to ITU-R BT.653 system C, and World System Teletext (WST) equivalent to ITU-R BT.653 system B. Data is stored in an internal FIFO and may be read via the host port or transmitted as ancillary data in the digital video stream in BT.656 mode. The VBI data FIFO holds up to 14 lines of NABTS or 11 lines of WST data. Interrupts generated by the VBI data processor are configurable to enable host synchronization for retrieval of full-field teletext data.

Closed caption data may also be sliced by the VBI data processor and is stored in two registers accessible via the host port.

# 2.9.1 Teletext Data Byte Order

The following table shows the order in which teletext data is read from the FIFO.

| BYTE NUMBER | NABTS - 525 or 625 LINE SYSTEM                                                    | WST - 525 LINE SYSTEM                                                  | WST - 625 LINE SYSTEM                                                     |
|-------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------|
| 1           | Video Line [7:0]                                                                  | Video Line [7:0]                                                       | Video Line [7:0]                                                          |
| 2           | 00, hamming error, parity error, LPC error,<br>match #2, match #1, video line [8] | 00, hamming error, parity error, 0, match #2, match #1, video line [8] | 00, hamming error, parity error, 0, match<br>#2, match #1, video line [8] |
| 3           | Packet address 1                                                                  | Magazine                                                               | Magazine                                                                  |
| 4           | Packet address 2                                                                  | Row address                                                            | Row address                                                               |
| 5           | Packet address 3                                                                  | Data byte 1                                                            | Data byte 1                                                               |
| 6           | Continuity index                                                                  | Data byte 2                                                            | Data byte 2                                                               |
| 7           | Packet structure                                                                  | Data byte 3                                                            | Data byte 3                                                               |
| 8           | Data block 1                                                                      | Data byte 4                                                            | Data byte 4                                                               |
| 9           | Data block 2                                                                      | Data byte 5                                                            | Data byte 5                                                               |
| 10          | Data block 3                                                                      | Data byte 6                                                            | Data byte 6                                                               |
| 11          | Data block 4                                                                      | Data byte 7                                                            | Data byte 7                                                               |
| 12          | Data block 5                                                                      | Data byte 8                                                            | Data byte 8                                                               |
| 13          | Data block 6                                                                      | Data byte 9                                                            | Data byte 9                                                               |
| 14          | Data block 7                                                                      | Data byte 10                                                           | Data byte 10                                                              |
| 15          | Data block 8                                                                      | Data byte 11                                                           | Data byte 11                                                              |
| 16          | Data block 9                                                                      | Data byte 12                                                           | Data byte 12                                                              |
| 17          | Data block 10                                                                     | Data byte 13                                                           | Data byte 13                                                              |
| 18          | Data block 11                                                                     | Data byte 14                                                           | Data byte 14                                                              |
| 19          | Data block 12                                                                     | Data byte 15                                                           | Data byte 15                                                              |
| 20          | Data block 13                                                                     | Data byte 16                                                           | Data byte 16                                                              |
| 21          | Data block 14                                                                     | Data byte 17                                                           | Data byte 17                                                              |
| 22          | Data block 15                                                                     | Data byte 18                                                           | Data byte 18                                                              |
| 23          | Data block 16                                                                     | Data byte 19                                                           | Data byte 19                                                              |
| 24          | Data block 17                                                                     | Data byte 20                                                           | Data byte 20                                                              |
| 25          | Data block 18                                                                     | Data byte 21                                                           | Data byte 21                                                              |
| 26          | Data block 19                                                                     | Data byte 22                                                           | Data byte 22                                                              |
| 27          | Data block 20                                                                     | Data byte 23                                                           | Data byte 23                                                              |
| 28          | Data block 21                                                                     | Data byte 24                                                           | Data byte 24                                                              |
| 29          | Data block 22                                                                     | Data byte 25                                                           | Data byte 25                                                              |
| 30          | Data block 23                                                                     | Data byte 26                                                           | Data byte 26                                                              |
| 31          | Data block 24                                                                     | Data byte 27                                                           | Data byte 27                                                              |
| 32          | Data block 25                                                                     | Data byte 28                                                           | Data byte 28                                                              |
| 33          | Data block 26                                                                     | Data byte 29                                                           | Data byte 29                                                              |
| 34          | Data block 27/suffix                                                              | Data byte 30                                                           | Data byte 30                                                              |
| 35          | Data block 28/suffix                                                              | Data byte 31                                                           | Data byte 31                                                              |
| 36          | Padding byte <sup>†</sup>                                                         | Data byte 32                                                           | Data byte 32                                                              |
| 37          |                                                                                   |                                                                        | Data byte 33                                                              |
| 38          |                                                                                   |                                                                        | Data byte 34                                                              |
| 39          |                                                                                   |                                                                        | Data byte 35                                                              |
| 40          |                                                                                   |                                                                        | Data byte 36                                                              |
| 41          |                                                                                   |                                                                        | Data byte 37                                                              |
| 42          |                                                                                   |                                                                        | Data byte 38                                                              |
| 43          |                                                                                   |                                                                        | Data byte 39                                                              |
| 44          |                                                                                   |                                                                        | Data byte 40                                                              |

<sup>†</sup> The padding byte is used to ensure an even number of writes. This byte does not contain any useful information. The read pointer automatically advances past this byte so the user does not have to read the padding byte.

# 2.9.2 Teletext as Ancillary Data in Video Stream

Sliced teletext data can be output as ancillary data in the video stream in ITU-R BT.656 mode. Teletext data is output on the Y7:0 terminals during the horizontal blanking period following the line from which the data was retrieved. Dummy ancillary data blocks with special timing header information are inserted during certain horizontal blanking periods to provide data synchronization information. Table 2–10 and Table 2–11 show the format and sequence of the ancillary data inserted into the video stream.

Table 2-10. NABTS 525/625-Line Ancillary Data Sequence

| BYTE<br>NO. | MSB<br>7                | 6               | 5             | 4            | 3            | 2        | 1        | LSB<br>0     | DESCRIPTION                 |  |  |
|-------------|-------------------------|-----------------|---------------|--------------|--------------|----------|----------|--------------|-----------------------------|--|--|
| 1           | 0                       | 0               | 0             | 0            | 0            | 0        | 0        | 0            |                             |  |  |
| 2           | 1                       | 1               | 1             | 1            | 1            | 1        | 1        | 1            | Ancillary data preamble     |  |  |
| 3           | 1                       | 1               | 1             | 1            | 1            | 1        | 1        | 1            |                             |  |  |
| 4           | NEP                     | EP              | 0             | 1            | 0            | DID2     | DID1     | DID0         | Data ID                     |  |  |
| 5           | 1                       | 0               | 0             | 0            | 0            | 0        | 0        | 0            | Secondary data ID           |  |  |
| 6           | 1                       | 0               | 0             | 0            | 1            | 0        | 0        | 1            | Number of 32-bit data words |  |  |
| 7           |                         |                 |               | Video line ı | number 7:0   |          |          |              | Internal data ID            |  |  |
| 8           | 0                       | 0               | Hamming error | Parity error | LPC error    | Match #2 | Match #1 | Video line 8 | internal data 1D            |  |  |
| 9           |                         |                 |               | Packet a     | ddress 1     |          |          |              | Data byte                   |  |  |
| 10          |                         |                 |               | Packet a     | ddress 2     |          |          |              | Data byte                   |  |  |
| 11          |                         |                 |               | Packet a     | ddress 3     |          |          |              | Data byte                   |  |  |
| 12          |                         |                 |               | Continu      | ity index    |          |          |              | Data byte                   |  |  |
| 13          |                         |                 |               | Packet s     | structure    |          |          |              | Data byte                   |  |  |
| 14          |                         |                 |               | Teletex      | t data 1     |          |          |              | Data byte                   |  |  |
| 15          |                         |                 |               | Teletex      | t data 2     |          |          |              | Data byte                   |  |  |
| 39          |                         |                 |               | Teletext     | data 26      |          |          |              | Data byte                   |  |  |
| 40          |                         |                 |               | Teletext da  | ta 27/suffix |          |          |              | Data byte                   |  |  |
| 41          | Teletext data 28/suffix |                 |               |              |              |          |          |              | Data byte                   |  |  |
| 42          | NEP EP Checksum         |                 |               |              |              |          |          |              | Checksum                    |  |  |
| 43          | 1                       | 1 0 0 0 0 0 0 0 |               |              |              |          |          | 0            | Fill byte                   |  |  |
| 44          | 1                       | 0               | 0             | 0            | 0            | 0        | 0        | 0            | Fill byte                   |  |  |

Table 2-11. Dummy Timing Ancillary Data Sequence

| BYTE<br>NO. | MSB<br>7 | 6  | 5 | 4 | 3 | 2    | 1    | LSB<br>0 | DESCRIPTION                 |
|-------------|----------|----|---|---|---|------|------|----------|-----------------------------|
| 1           | 0        | 0  | 0 | 0 | 0 | 0    | 0    | 0        |                             |
| 2           | 1        | 1  | 1 | 1 | 1 | 1    | 1    | 1        | Ancillary data preamble     |
| 3           | 1        | 1  | 1 | 1 | 1 | 1    | 1    | 1        |                             |
| 4           | NEP      | EP | 0 | 1 | 0 | DID2 | DID1 | DID0     | Data ID                     |
| 5           | 1        | 0  | 0 | 0 | 0 | 0    | 0    | 0        | Secondary data ID           |
| 6           | 1        | 0  | 0 | 0 | 0 | 0    | 0    | 0        | Number of 32-bit data words |

In the tables above, EP is even parity on the lower 6 bits and NEP is negated even parity. The checksum for teletext data blocks is the 6 LSBs of the sum of the data bytes. The data ID byte provides timing information. Table 2–12 shows the possible values of the data ID byte and their meanings.

Table 2-12. Ancillary Data ID

| DATA ID | EVENT IN SOURCE STREAM                        | DATA TYPE                |
|---------|-----------------------------------------------|--------------------------|
| 50      | Start of first, odd field                     | Dummy timing block       |
| 91      | Sliced data of lines 1-23 of first field      | VBI data                 |
| 92      | End of nominal VBI of first field, line 23    | Dummy timing block       |
| 53      | Sliced data of line 24 to end of first field  | Full field teletext data |
| 94      | Start of second, even field                   | Dummy timing block       |
| 55      | Sliced data of lines 1-23 of second field     | VBI data                 |
| 56      | End of nominal VBI of second field, line 23   | Dummy timing block       |
| 97      | Sliced data of line 24 to end of second field | Full field teletext data |

A dummy timing block will be inserted into the video stream during the horizontal blanking period following line 23 of each field. If teletext data is available from line 23 it will be inserted into the video stream prior to the dummy timing block.

# 2.10 Raw Video Data Output

The TVP5040 can output raw A/D samples in the ITU-656 VBI video stream if desired in order to process VBI data externally. The data occurs at 2x pixel rate. The data is preceded by a preamble sequence of 00, FF, FF, 60. The preamble sequence occurs immediately following the start of active video (SAV) sequence.

### 2.11 Reset and Initialization

Reset is initiated at power up or any time the RSTINB terminal is brought low. Table 2–13 describes the status of the TVP5040s terminals during and immediately after reset. Following a power-up reset, the host must download microcode to the TVP5040s program memory for use by the internal microprocessor.

Table 2-13. Reset Sequence

| SIGNAL NAMES                              | DURING RESET                                                                                  | RESET COMPLETED                                                                                         |
|-------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| Y[9:0], UV[9:0], HSYN,<br>VSYN, FID, PALI | Input                                                                                         | High-impedance if AVID is pulled down during reset.<br>Active output if AVID is pulled up during reset. |
| AVID                                      | Input                                                                                         | High-impedance if AVID is pulled down during reset.<br>Active output if AVID is pulled up during reset. |
| SCLK, PCLK                                | High-impedance if PREF is pulled down during reset. Active if PREF is pulled up during reset. | Active output                                                                                           |
| PREF                                      | Input                                                                                         | Active output                                                                                           |
| GLCO                                      | Input                                                                                         | Active                                                                                                  |
| VC0 in VIP mode                           | Output low                                                                                    | High impedance                                                                                          |
| VC0 in non VIP mode                       | High impedance                                                                                | High impedance                                                                                          |
| D[7:0]                                    | Input                                                                                         | High impedance                                                                                          |
| A[1:0] in PHI mode                        | Input                                                                                         | Input                                                                                                   |
| RSTINB, SDA, SCL,<br>I2CA, OEB, GPCL      | Input                                                                                         | Input                                                                                                   |

# 2.12 Internal Control Registers

The TVP5040 is initialized and controlled by a set of internal registers which set all the device operating parameters. Communication between the external controller and TVP5040 is through a standard host port interface. Table 2–14 shows the summary of these registers. The reserved bits must be written with 0. The detailed programming information of each register is described in the following sections.

Table 2-14. Registers Summary

|                                | = 3         | <b>,</b>   |                  |                   |
|--------------------------------|-------------|------------|------------------|-------------------|
| REGISTER FUNCTION              | VIP         | PHI        | I <sup>2</sup> C | R/W               |
| VIP vendor ID                  | 0000 - 0001 | NA         | NA               | R                 |
| VIP device ID                  | 0002 - 0003 | NA         | NA               | R                 |
| VIP subsystem vendor ID        | 0004 - 0005 | NA         | NA               | R/W               |
| VIP subsystem Device ID        | 0006 - 0007 | NA         | NA               | R/W               |
| VIP power State                | 0008        | NA         | NA               | R/W               |
| Reserved                       | 0009        | NA         | NA               | R/W               |
| VIP power support              | 000A        | NA         | NA               | R                 |
| Reserved                       | 000B        | NA         | NA               | R                 |
| VIP revision ID                | 000C - 000D | NA         | NA               | R                 |
| Reserved                       | 000E - 00FF | NA         | NA               | R                 |
| Video input source selection 1 | 0100        | 00 ← 00    | 00               | R†/W              |
| Analog channel controls        | 0101        | 00 ← 01    | 01               | R†/W              |
| Operation mode controls        | 0102        | 00 ← 02    | 02               | R†/W              |
| Miscellaneous controls         | 0103        | 00 ← 03    | 03               | R†/W              |
| Reserved                       | 0104 – 0105 | 00 ← 04-05 | 04-05            | R†/W              |
| Color killer threshold control | 0106        | 00 ← 06    | 06               | R†/W              |
| Luminance processing control 1 | 0107        | 00 ← 07    | 07               | R†/W              |
| Luminance processing control 2 | 0108        | 00 ← 08    | 08               | R†/W              |
| Brightness control             | 0109        | 00 ← 09    | 09               | R†/W              |
| Color saturation control       | 010A        | 00 ← 0A    | 0A               | R†/W              |
| Color hue control              | 010B        | 00 ← 0B    | 0B               | R†/W              |
| Contrast control               | 010C        | 00 ← 0C    | 0C               | R†/W              |
| Outputs and data rate select   | 010D        | 00 ← 0D    | 0D               | R†/W              |
| Luminance processing control 3 | 010E        | 00 ← 0E    | 0E               | R†/W              |
| Reserved                       | 010F - 0115 | 00 ← 0F-15 | 0F-15            | R†/W              |
| Horizontal sync start NTSC     | 0116        | 00 ← 16    | 16               | R†/W              |
| Horizontal sync start PAL      | 0117        | 00 ← 17    | 17               | R†/W              |
| Vertical blanking start        | 0118        | 00 ← 18    | 18               | R†/W              |
| Vertical blanking stop         | 0119        | 00 ← 19    | 19               | R <sup>†</sup> /W |
| Chroma processing control 1    | 011A        | 00 ← 1A    | 1A               | R†/W              |
| Chroma processing control 2    | 011B        | 00 ← 1B    | 1B               | R <sup>†</sup> /W |
| Interrupt reset B              | 011C        | 00←1C      | 1C               | R†/W              |
| Interrupt enable B             | 011D        | 00←1D      | 1D               | R†/W              |
| Interrupt configuration B      | 011E        | 011E 00←1E |                  | R†/W              |
| Reserved                       | 011F        | 00 ← 1F    | 1F               | R†/W              |
| Video input source selection 2 | 0120        | 00 ← 20    | 20               | R†/W              |
| Reserved                       | 0121–0124   | 00 ← 21-24 | 21-24            | 1                 |
| Lock speed select              | 0125        | 00 ← 25    | 25               | R <sup>†</sup> /W |
|                                |             | •          | •                | -                 |

NOTE: R = Read only for all interfaces

W = Write only for all interfaces

R/W = Read and write for all host interfaces (where applicable)

 $R^{\dagger}/W$  = Read and write for I2C and VIP host interfaces. Write only for PHI host interfaces.

Table 2-14. Registers Summary (Continued)

| REGISTER FUNCTION                  | NCTION VIP  |              | I <sup>2</sup> C | R/W  |  |
|------------------------------------|-------------|--------------|------------------|------|--|
| Crystal frequency                  | 0126        | 00 ← 26      | 26               | R†/W |  |
| Reserved                           | 0127        | 00 ← 27      | 27               | 1    |  |
| Video standard                     | 0128        | 00 ← 28      | 28               | R†/W |  |
| Reserved                           | 0129 - 017D | 00 ← 29-7D   | 29-7D            |      |  |
| Reserved                           | 017E        | N/A          | N/A              |      |  |
| NonVIP program RAM write           | N/A         | 00 ← 7E      | 7E               | W    |  |
| Microprocessor reset clear         | 017F        | 00 ← 7F      | 7F               | W    |  |
| Major software revision            | 0180        | 00 ← 80      | 80               | R    |  |
| Status 1                           | 0181        | 00 ← 81      | 81               | R    |  |
| Status 2                           | 0182        | 00 ← 82      | 82               | R    |  |
| Status 3                           | 0183        | 00 ← 83      | 83               | R    |  |
| Status 4                           | 0184        | 00 ← 84      | 84               | R    |  |
| Interrupt status B                 | 0185        | 00 ← 85      | 85               | R    |  |
| Interrupt B active                 | 0186        | 00 ← 86      | 86               | R    |  |
| Minor software revision            | 0187        | 00 ← 87      | 87               | R    |  |
| Status 5                           | 0188        | 00 ← 88      | 88               | R    |  |
| Vertical line count MSB            | 0189        | 00 ← 89      | 89               | R    |  |
| Vertical line count LSB            | 018A        | 00 ← 8A      | 8A               | R    |  |
| Reserved                           | 018B - 018D | 00 ← 8B-8D   | 8B-8D            |      |  |
| Reserved                           | 018E        | N/A N/A      |                  |      |  |
| NonVIP program RAM read            | N/A         | 00 ← 8E      | 8E               | R    |  |
| Reserved                           | 018F        | 00 ← 8F      | 8F               | 1    |  |
| TXF filter 1 parameters            | 0190 - 0194 | 00 ← 90 - 94 | 90 - 94          | R/W  |  |
| TXF filter 2 parameters            | 0195 - 0199 | 00 ← 95 - 99 | 95 - 99          | R/W  |  |
| TXF error filtering enable         | 019A        | 00 ← 9A      | 9A               | R/W  |  |
| TXF transaction processing enables | 019B        | 00 ← 9B      | 9B               | R/W  |  |
| Reserved                           | 019C - 019F | 00 ← 9C-9F   | 9C-9F            |      |  |
| TTX control register               | 01A0        | 00 ← A0      | A0               | R/W  |  |
| Line enable register A             | 01A1        | 00 ← A1      | A1               | R/W  |  |
| Line enable register B             | 01A2        | 00 ← A2      | A2               | R/W  |  |
| Custom sync pattern                | 01A3        | 00 ← A3      | A3               | R/W  |  |
| Reserved                           | 01A4 – 01AF | 00 ← A4 - AF | A4 - AF          |      |  |
| Reserved                           | 01B0        | 01B0 N/A N/A |                  |      |  |
| NonVIP teletext FIFO               | N/A         | 00 ← B0      | В0               | R    |  |
| Reserved                           | 01B1        | 00 ← B1      | B1               |      |  |
| CC data                            | 01B2        | 00 ← B2      | B2               | R    |  |
| Buffer status A                    | 01B3        | 00 ← B3      | В3               | R    |  |
| Interrupt threshold                | 01B4        | 00 ← B4      | B4               | R/W  |  |
| Interrupt line number              | 01B5        | 00 ← B5      | B5               | R/W  |  |
| FIFO control                       | 01B6        | 00 ← B6      | В6               | R/W  |  |
| FIFO RAM test                      | 01B7        | 00 ← B7      | В7               | R/W  |  |

NOTE: R = Read only for all interfaces
W = Write only for all interfaces

R/W = Read and write for all host interfaces (where applicable)
R†/W = Read and write for I2C and VIP host interfaces. Write only for PHI host interfaces.

Table 2-14. Registers Summary (Continued)

| REGISTER FUNCTION           | VIP         | PHI          | I <sup>2</sup> C | R/W |
|-----------------------------|-------------|--------------|------------------|-----|
| Reserved                    | 01B8 - 01BF | 00 ← B8 - BF | B8 - BF          |     |
| Interrupt status register A | 01C0        | 00 ← C0      | C0               | R/W |
| Interrupt enable A          | 01C1        | 00 ← C1      | C1               | R/W |
| Interrupt configuration A   | 01C2        | 00 ← C2      | C2               | R/W |
| Reserved                    | 01C3 - 01FF | 00 ← C3 - FF | C3 - FF          |     |
| No-latency read access 1    | 02xx        | NA           | NA               | R   |
| No-latency read access 2    | 03xx        | NA           | NA               | R   |
| VIP status 0                | 1000        | N/A          | N/A              | R   |
| VIP status 1                | 1100        | N/A          | N/A              | R   |
| Reserved                    | 1200 – 1300 | N/A          | N/A              |     |
| VIP teletext FIFO           | 1400        | N/A          | N/A              | R/W |
| VIP program RAM write FIFO  | 1500        | N/A          | N/A              | W   |
| VIP program RAM read FIFO   | 1600        | N/A          | N/A              | R   |
| Reserved                    | 1700- 1F00  | N/A          | N/A              | R/W |
| PHI teletext FIFO           | N/A         | 10           | N/A              | R/W |
| PHI status/interrupt A      | N/A         | 11           | N/A              | R/W |

NOTE: R = Read only for all interfaces W = Write only for all interfaces

R/W = Read and write for all host interfaces (where applicable)

 $R^{\dagger}/W$  = Read and write for I2C and VIP host interfaces. Write only for PHI host interfaces.

# 2.13 Register Definitions

# 2.13.1 VIP Vendor ID

| VIP address              | 000 - 001h |
|--------------------------|------------|
| PHI address              | NA         |
| I <sup>2</sup> C address | NA         |

| Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|---|---|---|---|---|---|---|---|
| 000     | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 |
| 001     | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 |

This field identifies the manufacturer of the device. Address 001 is the MSB. This field is a constant of 104C.

### 2.13.2 VIP Device ID

| VIP address              | 002 - 003h |
|--------------------------|------------|
| PHI address              | NA         |
| I <sup>2</sup> C address | NA         |

| Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|---|---|---|---|---|---|---|---|
| 002     | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| 003     | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 |

This field identifies the particular device. Address 003 is the MSB. This field is a constant of 5140H.

# 2.13.3 VIP Subsystem Vendor ID

| VIP address              | 004 - 005h |
|--------------------------|------------|
| PHI address              | NA         |
| I <sup>2</sup> C address | NA         |

| Address | 7                                          | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|--------------------------------------------|---|---|---|---|---|---|---|
| 004     | Loaded from UV [7:0] pins on powerup reset |   |   |   |   |   |   |   |
| 005     | Loaded from Y [7:0] pins on powerup reset  |   |   |   |   |   |   |   |

This field identifies the subsystem manufacturer (for example, the board manufacturer). Address 005 is the MSB. The values of this field are set at the device power up or reset by sampling the state of Y[7:0] and UV[7:0] terminals. The Y[7:0] and UV[7:0] terminals may be tied to pullup or pulldown resisters to determine a fixed value for the subsystem vendor ID.

The default can be overwritten by writing a different value to the register as the first access to this register after reset. This register is read-only after the first write or read.

# 2.13.4 VIP Subsystem Device ID

| VIP address              | 006 - 007h |
|--------------------------|------------|
| PHI address              | NA         |
| I <sup>2</sup> C address | NA         |

| Address | 7                                                                          | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|----------------------------------------------------------------------------|---|---|---|---|---|---|---|
| 006     | Loaded from D [7:0] pins on powerup reset                                  |   |   |   |   |   |   |   |
| 007     | Loaded from A[1:0], VSYN, HSYN, Y[9:8], and UV[9:8] pins on powerup reset. |   |   |   |   |   |   |   |

This field identifies the subsystem device. Address 007 is the MSB. This field is one time writeable, similar to the Subsystem Vendor ID.

### 2.13.5 VIP Power State

| VIP address              | 008h |
|--------------------------|------|
| PHI address              | NA   |
| I <sub>2</sub> C address | NA   |

| 7 | 6 | 5 | 4 | 3 | 2 | 1           | 0 |
|---|---|---|---|---|---|-------------|---|
| 0 | 0 | 0 | 0 | 0 | 0 | Power state |   |

This register is both readable and writable. When read, this register indicates the current power state of TVP5040. Bit 0 and bit 1 define four possible power states.

0 0 = P0 state. Fully on. This is the normal operation mode. (default)

0 1 = P1 state. Not supported

1 0 = P2 state. Not supported.

1 1 = P3. A/D converters are turned off and the internal clock is reduced to minimum. Power may or may not be removed.

Writing to these two bits will force TVP5040 to one of the four power states as defined above.

### 2.13.6 VIP Power Support

| VIP address              | 00Ah |
|--------------------------|------|
| PHI address              | NA   |
| I <sup>2</sup> C address | NA   |

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bit 0 and 1 of this read-only register defines the power states that TVP5040 supports. 00 indicates TVP5040 does not support the optional P1 or P2 state as defined by VIP 1.1 specification.

### 2.13.7 VIP Revision ID

| VIP address              | 00C - 00Dh |
|--------------------------|------------|
| PHI address              | NA         |
| I <sup>2</sup> C address | NA         |

| Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|---|---|---|---|---|---|---|---|
| 00C     | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 00D     | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |

This identifies the device hardware revision. Address 00D is the MSB. This field is a constant of 0101.

# 2.13.8 Video Input Source Selection 1

| VIP address              | 100h |
|--------------------------|------|
| PHI address              | 00h  |
| I <sup>2</sup> C address | 00h  |

| 7 | 6        | 5 | 4 | 3 | 2 | 1                          | 0                          |
|---|----------|---|---|---|---|----------------------------|----------------------------|
|   | Reserved |   |   |   |   | Channel 1 source selection | Channel 2 source selection |

Channel 1 source selection:

0 = VI1A selected (default)

1 = VI1B selected

Channel 2 source selection:

0 = VI2A selected (default)

1 = VI2B selected



Figure 2-37. Video Input Source Selection

Table 2–15. Analog Channel and Video Mode Selection

|           |                    | ADDR  | ESS 00 | ADDR  | ESS 20 |
|-----------|--------------------|-------|--------|-------|--------|
|           | INPUT(S) SELECTED  | BIT 1 | BIT 0  | BIT 1 | BIT 0  |
| Composite | 0                  | Х     | 0      | 0     |        |
|           | 1B                 | 1     | Х      | 0     | 0      |
|           | 2A                 |       |        |       | 1      |
|           | х                  | 1     | 1      | 1     |        |
| S-video   | 1A luma, 2A chroma | 0     | 0      | 1     | 0      |
|           | 1A luma, 2B chroma | 0     | 1      | 1     | 0      |
|           | 1B luma, 2A chroma | 1     | 0      | 1     | 0      |
|           | 1B luma, 2B chroma | 1     | 1      | 1     | 0      |
|           | 2A luma, 1A chroma | 0     | 0      | 0     | 1      |
|           | 2A luma, 1B chroma | 1     | 0      | 0     | 1      |
|           | 2B luma, 1A chroma | 0     | 1      | 0     | 1      |
|           | 2B luma, 1B chroma | 1     | 1      | 0     | 1      |

# 2.13.9 Analog Channel Controls

| VIP address              | 101h |
|--------------------------|------|
| PHI address              | 01h  |
| I <sup>2</sup> C address | 01h  |

| 7    | 6     | 5 4                 |                    | 3                   | 2                  | 1 0         |              |
|------|-------|---------------------|--------------------|---------------------|--------------------|-------------|--------------|
| Rese | erved | Automatic offset of | control, channel 2 | Automatic offset of | control, channel 1 | Automatic ( | gain control |

Automatic offset control, channel 2:

00 = Reserved

01 = Automatic clamping enabled (default)

10 = Reserved

11 = Clamping level frozen

Automatic offset control, channel 1:

00 = Reserved

01 = Automatic clamping enabled (default)

10 = Reserved

11 = Clamping level frozen

Automatic gain control:

00 = Disabled (fixed gain value)

01 = AGC enabled using luma input as the reference (default).

10 = Reserved

11 = AGC frozen

### 2.13.10 Operation Mode Controls

| VIP address              | 102h |  |  |
|--------------------------|------|--|--|
| PHI address              | 02h  |  |  |
| I <sup>2</sup> C address | 02h  |  |  |

| 7        | 6        | 5           | 4 | 3        | 2                           | 1        | 0              |
|----------|----------|-------------|---|----------|-----------------------------|----------|----------------|
| Reserved | Reserved | TV/VCR mode |   | Reserved | Color subcarrier DTO frozen | Reserved | Powerdown mode |

#### TV/VCR mode:

00 = Automatic, mode determined by the internal detection circuit (default)

01 = Reserved

10 = VCR (nonstandard video) mode

11 = TV (standard video) mode

With automatic detection enabled, unstable or nonstandard syncs on input video will force the device into VCR mode. This turns off the luminance and chrominance comb filters and turns on the chroma trap filter.

| TV/VCR<br>MODE | ACE        | CE         | CM[2:0]            | LE         | CF             | LF             | STANDARD    | NOTE                                        |
|----------------|------------|------------|--------------------|------------|----------------|----------------|-------------|---------------------------------------------|
| 00             | 0/1<br>0/1 | 0/1<br>1/1 | XXX/000<br>1XX/000 | 1/0<br>1/0 | 10/00<br>01/00 | 11/00<br>11/00 | NTSC<br>PAL | Auto detection and switching between VCR/TV |
| 01             | Х          | Х          | XXX                | Х          | XX             | XX             |             | Manual programming                          |
| 10             | 0          | 0<br>1     | XXX<br>1XX         | 1<br>1     | 10<br>01       | 11<br>11       | NTSC<br>PAL | VCR mode                                    |
| 11             | 1          | 1          | 000<br>000         | 0          | 00<br>00       | 00<br>00       | NTSC<br>PAL | TV mode                                     |

ACE = Adaptive comb filter enable.

CE = Chrominance comb filter enable.

CM[2:0] = Chrominance comb filter mode.

LE = Luminance filter select. CF = Chrominance filter select.

LF = Luminance filter select.

X = No change

Chrominance control register 1A, bit 3

Chrominance control register 1A, bit 2

Chrominance control register 1A, bit 7-5.

Luminance processing control #2 Register 08, bit 6 Chrominance control #2 register 1B, bit 1 and 0.

Luminance control #3 register 0E, bit 1 and 0.

### Color subcarrier DTO frozen:

0 = Color subcarrier DTO increments by the internally generated phase increment. (default) GLCO terminal outputs the phase increment

1 = Color subcarrier DTO stops incrementing. And is frozen to nominal GLCO terminal outputs zero.

#### Powerdown mode:

0 = Normal operation (default)

1 = Powerdown mode. A/Ds are turned off and internal clocks are reduced to minimum.

#### 2.13.11 Miscellaneous Control

| VIP address              | 103h |
|--------------------------|------|
| PHI address              | 03h  |
| I <sup>2</sup> C address | 03h  |

| 7 | 6                   | 5                                                    | 4                      | 3                                            | 2        | 1                           | 0                   |
|---|---------------------|------------------------------------------------------|------------------------|----------------------------------------------|----------|-----------------------------|---------------------|
| 1 | erminal<br>n select | PALI terminal and<br>FID terminal<br>function select | Y U/V output<br>enable | HSYN, VSYN, AVID,<br>FID, PALI output enable | Reserved | Vertical blanking<br>on/off | Clock output enable |

#### GPCL terminal function select:

00 = GPCL is logic 0 output (default)

01 = GPCL is logic 1 output

10 = GPCL is vertical blank output

11 = GPCL is external sync lock control input

When GPCL is configured as a vertical blank output, the vertical blanking on/off bit is used to activate the output. When GPCL is configured as a sync lock control, it can be used to force the internal PLLs to their normal settings. This causes all clocks and synchronization signals to assume nominal values. The sync lock control input is active high.

PALI terminal and FID terminal function select:

0 = PALI outputs PAL indicator signal and terminal FID outputs field ID signal (default)

1 = PALI outputs horizontal lock indicator (HLK) and terminal FID outputs vertical lock indicator (VLK)

### Y U/V output enable:

0 = Y U/V high impedance (default)

1 = Y U/V active

Horizontal sync (HSYN), vertical sync (VSYN), active video indicator (AVID), PALI, and FID output enables:

0 = HSYN, VSYN, AVID, PALI, and FID are high impedance

1 = HSYN, VSYN, AVID, PALI, and FID are active

This bit is default to 0 after reset if the AVID terminal is pulled down during reset or default to 1 if the AVID terminal is pulled up during reset.

Vertical blanking on/off control:

0 = Vertical blanking off (default)

1 = Vertical blanking on

#### Clock enable:

0 = SCLK and PCLK outputs are high impedance

1 = SCLK and PCLK outputs are enabled

This bit is default to 0 after reset if the PREF terminal is pulled down during reset or default to 1 if the AVID is pulled up during reset.

Table 2-16. Digital Output Control

| OEB<br>PIN | AVID PIN       | REG 03,<br>BIT 4<br>(TVPOE) | REG C2,<br>BIT 2<br>(VDPOE) | YUV OUTPUT                 | NOTES                                                                                                         |  |  |  |  |
|------------|----------------|-----------------------------|-----------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1          | X              | Χ                           | Х                           | High impedance             | At all times                                                                                                  |  |  |  |  |
| 0          | 1 during reset | Х                           | Х                           | Active after reset         | After reset and before YUV output enable bits are programmed. TVPOE bit is default to 1 and VDPOE bit is to 1 |  |  |  |  |
| 0          | 0 during reset | Х                           | Х                           | High impedance after reset | After reset and before YUV output enable bits are programmed. TVPOE bit is default to 0 and VDPOE bit is to 1 |  |  |  |  |
| 0          | Х              | 0                           | Х                           | High impedance             | After both YUV output enable bits are programmed                                                              |  |  |  |  |
| 0          | X              | Х                           | 0                           | High impedance             | After both YUV output enable bits are programmed                                                              |  |  |  |  |
| 0          | X              | 1                           | 1                           | Active                     | After both YUV output enable bits are programmed                                                              |  |  |  |  |

#### 2.13.12 Color Killer Threshold Control

| VIP address              | 106h |
|--------------------------|------|
| PHI address              | 06h  |
| I <sup>2</sup> C address | 06h  |

| 7        | 6         | 5            | 4 | 3                      | 2 | 1 | 0 |  |
|----------|-----------|--------------|---|------------------------|---|---|---|--|
| Reserved | Automatic | color killer |   | Color killer threshold |   |   |   |  |

#### Automatic color killer:

00 = Automatic mode (default)

01 = Reserved

10 = Color killer enabled. The UV terminals are forced to a zero color state.

11 = Color killer disabled

Color killer threshold (ref. 0 dB = nominal burst amplitude):

11111 = -30 dB

10000 = -24 dB (default)

00000 = -18 dB

### 2.13.13 Luminance Processing Control 1

| VIP address              | 107h |
|--------------------------|------|
| PHI address              | 07h  |
| I <sup>2</sup> C address | 07h  |

| 7                | 6                    | 5        | 4                                    | 3             | 2                 | 1                | 0              |
|------------------|----------------------|----------|--------------------------------------|---------------|-------------------|------------------|----------------|
| Luma bypass mode | Pedestal not present | Reserved | Luma bypass during<br>vertical blank | Luminance sig | gnal delay with I | respect to chron | ninance signal |

#### Luma bypass mode select:

0 = Input video bypasses the chroma trap and comb filters. Chroma outputs are forced to zero. (default)

1 = Input video bypasses the whole luma processing.

Raw A/D data is output alternatively as UV data and Y data at SCLK rate. The output data is properly clipped to comply to CCIR601 coding range. Only valid for 10-bit YUV output format (YUV output format = 100 or 111 at register 0D)

#### Pedestal not present:

0 = 7.5 IRE pedestal is present on the analog video input signal (default)

1 = Pedestal is not present on the analog video input signal

Luminance bypass mode during vertical blanking:

0 = No (default)

1 = Yes

When the luminance bypass is enabled, the luminance comb and notch filters are turned off and the chrominance components of the output video are sent to a zero color state. Luminance bypass will occur for the duration of the vertical blanking as defined by register 18 and 19. This feature may be used to prevent distortion of test and data signals present during the vertical blanking interval.

Luma signal delay with respect to chroma signal in pixel clock increments (range -8 to 7 pixel clocks):

1111 = -8 pixel clocks delay

1011 = -4 pixel clocks delay

1000 = -1 pixel clocks delay

0000 = 0 pixel clocks delay (default)

0011 = 3 pixel clocks delay

0111 = 7 pixel clocks delay

# 2.13.14 Luminance Processing Control 2

| VIP address              | 108h |
|--------------------------|------|
| PHI address              | 08h  |
| I <sup>2</sup> C address | 08h  |

| 7        | 6                       | 5    | 4     | 3      | 2       | 1    | 0     |
|----------|-------------------------|------|-------|--------|---------|------|-------|
| Reserved | Luminance filter select | Rese | erved | Peakin | ng gain | Rese | erved |

Luminance filter select:

0 = Luminance comb filter enabled (default)

1 = Luminance chroma trap filter enabled

Peaking gain:

00 = Peaking disabled (default)

 $01 = 3 \, dB$ 

 $10 = 6 \, dB$ 

11 = 12 dB

Peaking frequency:

Square-pixel sampling rate:

NTSC PAL PAL M PAL N 2.4 MHz 2.9 MHz 2.4 MHz 2.9 MHz

ITU-R BT.601 sampling rate:

All standards

2.6 MHz Refer to Figures 2–16, 2–17 and 2–18.

# 2.13.15 Brightness Control

| VIP address              | 109h |
|--------------------------|------|
| PHI address              | 09h  |
| I <sup>2</sup> C address | 09h  |

| 7 | 6                  | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---|--------------------|---|---|---|---|---|---|--|
|   | Brightness control |   |   |   |   |   |   |  |

### **Brightness:**

1 1 1 1 1 1 1 1 = 255 (bright)

1 0 0 0 1 0 1 1 = 139 (ITU-R BT.601 level)

1 0 0 0 0 0 0 0 = 128 (default)

 $0\ 0\ 0\ 0\ 0\ 0\ 0\ 0 = 0$  (dark)

### 2.13.16 Color Saturation Control

| VIP address              | 10Ah |
|--------------------------|------|
| PHI address              | 0Ah  |
| I <sup>2</sup> C address | 0Ah  |

| 7                  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------------------|---|---|---|---|---|---|---|
| Saturation control |   |   |   |   |   |   |   |

#### Saturation:

1 1 1 1 1 1 1 1 = 255 (maximum)

1 0 0 0 0 0 0 0 = 128 (default)

 $0\ 0\ 0\ 0\ 0\ 0\ 0\ 0 = 0$  (no color)

#### **2.13.17 Hue Control**

| VIP address              | 10Bh |
|--------------------------|------|
| PHI address              | 0Bh  |
| I <sup>2</sup> C address | 0Bh  |

| 7           | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|---|---|---|---|---|---|---|
| Hue control |   |   |   |   |   |   |   |

#### Hue:

0 1 1 1 1 1 1 1 = 180 degrees

 $0\ 0\ 0\ 0\ 0\ 0\ 0 = 0$  degrees (default)

10000000 = -180 degrees

#### 2.13.18 Contrast Control

| VIP address              | 10Ch |
|--------------------------|------|
| PHI address              | 0Ch  |
| I <sup>2</sup> C address | 0Ch  |

| 7                | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------------------|---|---|---|---|---|---|---|
| Contrast control |   |   |   |   |   |   |   |

#### Contrast:

1 1 1 1 1 1 1 1 = 255 (maximum contrast)

1 0 0 0 0 0 0 0 = 128 (default)

 $0\ 0\ 0\ 0\ 0\ 0\ 0 = 0$  (minimum contrast)

#### 2.13.19 Outputs and Data Rates Select

| VIP address              | 10Dh |
|--------------------------|------|
| PHI address              | 0Dh  |
| I <sup>2</sup> C address | 0Dh  |

|   | 7            | 6                     | 5              | 4          | 3          | 2  | 1              | 0  |
|---|--------------|-----------------------|----------------|------------|------------|----|----------------|----|
| S | ampling rate | YUV output code range | UV code format | YUV data p | ath bypass | Υl | JV output form | at |

### Sampling rate:

0 = ITU-R BT.601 sampling rate

1 = Square pixel sampling rate

(This bit only applies when the video standard auto-switch device microcode is running)

### YUV output code range:

0 = ITU-R BT.601 coding range (Y ranges from 16 to 235. Cr and Cb range from 16 to 240)

1 = Extended coding range (Y, Cr and Cb range form 1 to 254) (default)

#### **UV** code format:

0 = Offset binary code (2s complement + 128) (default)

1 = Straight binary code (2s complement)

# YUV data path bypass:

00 = Normal operation. (default)

01 = YUV output pins connected to decimation filter output, decoder function bypassed. Both Y and UV busses output data at PCLK rate.

10 = YUV output pins connected to A/D output, decoder function bypassed, for raw video data output. Both Y and UV busses output data at SCLK rate.

11 = Reserved

### YUV output format:

000 = 20-bit 4:2:2 YUV (default)

001 = Reserved

010 = Reserved

011 = Reserved

100 = 10-bit 4:2:2 UYVYUYVY

101 = Reserved

110 = Reserved

111 = 10-Bit ITU-R BT. 656 interface

### 2.13.20 Luminance Control 3

| VIP address              | 10Eh |
|--------------------------|------|
| PHI address              | 0Eh  |
| I <sup>2</sup> C address | 0Eh  |

| 7 | 6        | 5 | 4 | 3 | 2 | 1 | 0             |
|---|----------|---|---|---|---|---|---------------|
|   | Reserved |   |   |   |   |   | filter select |

### Luminance Filter Stopband Bandwidth (MHz):

|      | NTSC CCIR601 | NTSC Square pixel | PAL CCIR601 | PAL Square pixel |
|------|--------------|-------------------|-------------|------------------|
| 00 = | 1.2129       | 1.1026            | 1.2129      | 1.3252           |
| 01 = | 0.8701       | 0.7910            | 0.8701      | 0.9507           |
| 10 = | 0.7183       | 0.6712            | 0.7383      | 0.8066           |
| 11 = | 0.5010       | 0.4554            | 0.5010      | 0.5474           |

Luminance filter select[1:0] selects one of the four chroma trap filters to produce luminance signal by removing the chrominance signal from the composite video signal. The stop band of the chroma trap filter is centered at the chroma subcarrier frequency with stopband bandwidth controlled by the two control bits. Refer to Figure 2–12, 2-13 and 2-14 for the frequency responses of the filters. The control 00 is a default mode.

# 2.13.21 Horizontal Sync HSYN Start NTSC/PAL

| VIP address              | 116–117h |
|--------------------------|----------|
| PHI address              | 16h–17h  |
| I <sup>2</sup> C address | 16h–17h  |

|   | Address | 7                   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---------|---------------------|---|---|---|---|---|---|---|
|   | 16      | HSYN start for NTSC |   |   |   |   |   |   |   |
| L | 17      | HSYN start for PAL  |   |   |   |   |   |   |   |

#### **HSYN Start:**

1 1 1 1 1 1 1 1 =  $-127 \times 4$  pixel clocks

1 1 1 1 1 1 1 0 =  $-126 \times 4$  pixel clocks

1 1 1 1 1 1 0 1 =  $-125 \times 4$  pixel clocks

1 0 0 0 0 0 0 0 = 0 pixel clocks (defaults)

 $0 \ 1 \ 1 \ 1 \ 1 \ 1 \ 1 \ 1 = 1 \times 4$  pixel clocks

 $0 \ 1 \ 1 \ 1 \ 1 \ 1 \ 0 = 2 \times 4$  pixel clocks

 $0\ 0\ 0\ 0\ 0\ 0\ 0\ 0 = 128 \times 4$  pixel clocks

# 2.13.22 Vertical Blanking VBLK Start

| VIP address              | 118h |
|--------------------------|------|
| PHI address              | 18h  |
| I <sup>2</sup> C address | 18h  |

| 7          | 6 5 4 |  | 3 | 2 | 1 | 0 |  |
|------------|-------|--|---|---|---|---|--|
| VBLK start |       |  |   |   |   |   |  |

#### **VBLK Start:**

0 1 1 1 1 1 1 1 = 127 lines after start of vertical blanking interval

0 0 0 0 0 0 1= 1 line after start of vertical blanking interval

0 0 0 0 0 0 0 0 = same time as start of vertical blanking interval (default)

1 1 1 1 1 1 1 1 = 1 line before start of vertical blanking interval

1 0 0 0 0 0 0 0 = 128 lines before start of vertical blanking interval

Vertical blanking is adjustable with respect to the standard vertical blanking intervals as shown in Table 2–17. The setting in this register determines the timing of the GPCL signal when it is configured to output vertical blank(see register 03). The setting in this register is also used to determine the duration of the luma bypass function (see register 07).

Table 2-17. Vertical Blanking Interval Start and End

| STANDARD | FIELD | START LINE NUMBER | END LINE NUMBER |
|----------|-------|-------------------|-----------------|
| NTSC     | odd   | 1                 | 21              |
| NTSC     | even  | 263.5             | 284.5           |
| PAL      | odd   | 623.5             | 23.5            |
| FAL      | even  | 311               | 335             |
| MPAL     | odd   | 523               | 21              |
| IVIPAL   | even  | 260.5             | 284.5           |
| NDAL     | odd   | 623.5             | 23.5            |
| NPAL     | even  | 311               | 335             |

### 2.13.23 Vertical Blanking VBLK Stop

| VIP address              | 119h |
|--------------------------|------|
| PHI address              | 19h  |
| I <sup>2</sup> C address | 19h  |

| 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------|---|---|---|---|---|---|---|
| VBLK end |   |   |   |   |   |   |   |

#### **VBLK End:**

0 1 1 1 1 1 1 1 = 127 lines after end of vertical blanking interval

0 0 0 0 0 0 1= 1 line after end of vertical blanking interval

0 0 0 0 0 0 0 0 = same time as end of vertical blanking interval (default)

1 1 1 1 1 1 1 1 = 1 line before end of vertical blanking interval

1 0 0 0 0 0 0 0 = 128 lines before end of vertical blanking interval

Vertical blanking is adjustable with respect to the standard vertical blanking intervals as shown in Table 2–17. The setting in this register determines the timing of the GPCL signal when it is configured to output vertical blank(see register 03). The setting in this register is also used to determine the duration of the luma bypass function (see register 07).

### 2.13.24 Chrominance Control 1

| VIP address              | 11Ah |  |  |
|--------------------------|------|--|--|
| PHI address              | 1Ah  |  |  |
| I <sup>2</sup> C address | 1Ah  |  |  |

| 7 | 6                           | 5 | 4               | 3                                             | 2                                   | 1              | 0               |
|---|-----------------------------|---|-----------------|-----------------------------------------------|-------------------------------------|----------------|-----------------|
|   | nce comb fi<br>2:0] (CM[2:0 |   | Color DTO reset | Chrominance adaptive comb filter enable (ACE) | Chrominance comb filter enable (CE) | Automatic colo | or gain control |

Table 2–18. Chrominance Comb Filter Selection

| ACE            | CE | CM[2] | CM[1] | CM[0] | COMB FILTER SELECTION                                                    |  |
|----------------|----|-------|-------|-------|--------------------------------------------------------------------------|--|
| 0              | 0  | Х     | Х     | Х     | Comb filter disabled                                                     |  |
| 0              | 1  | 0     | 0     | Х     | Fixed 3-line comb filter with (1/4, 1/2, 1/4) coefficients               |  |
| 0              | 1  | 0     | 1     | Х     | Fixed 3-line comb filter with (1, 0, 1) coefficients                     |  |
| 0              | 1  | 1     | Х     | Х     | Fixed 2-line comb filter                                                 |  |
| 1 <sup>†</sup> | Х  | Х     | 0†    | 0†    | Adaptive between 3-line (1/4,1/2,1/4) comb filter and 2-line comb filter |  |
| 1              | Х  | Х     | 0     | 1     | Adaptive between 3-line (1/4,1/2,1/4) comb filter and no comb filter     |  |
| 1              | Х  | Х     | 1     | 0     | Adaptive between 3-line (1,0,1) comb filter and 2-line comb filter       |  |
| 1              | Х  | Х     | 1     | 1     | Adaptive between 3-line (1,0,1) comb filter and no comb filter           |  |

<sup>†</sup> Indicates default settings

### **Color DTO reset:**

0 = Color subcarrier DTO not reset. (default)

1 = Color subcarrier DTO reset

Color subcarrier DTO is reset to zero and the color subcarrier DTO bit then immediately returns to zero.

When this bit is set, the subcarrier DTO phase reset bit is transmitted on the GCLO terminal on the next occurence of a specified line (NTSC or PAL).

### **Automatic Color Gain Control:**

00 = ACC enabled (default)

01 = Reserved

10 = ACC DISABLED

11 = ACC FROZEN

#### 2.13.25 Chrominance Control 2

| VIP address              | 11Bh |  |  |
|--------------------------|------|--|--|
| PHI address              | 1Bh  |  |  |
| I <sup>2</sup> C address | 1Bh  |  |  |

| 7        | 6 | 5 | 4 | 3 | 2          | 1               | 0 |
|----------|---|---|---|---|------------|-----------------|---|
| Reserved |   |   |   |   | Chrominanc | e filter select |   |

# **Chrominance Output Bandwidth (MHz):**

|      | NTSC CCIR601 | NTSC Square Pixel | PAL CCIR601 | PAL Square Pixel |
|------|--------------|-------------------|-------------|------------------|
| 00 = | 1.2129       | 1.1026            | 1.2129      | 1.3252           |
| 01 = | 0.8701       | 0.7910            | 0.8701      | 0.9507           |
| 10 = | 0.7183       | 0.6712            | 0.7383      | 0.8066           |
| 11 = | 0.5010       | 0.4554            | 0.5010      | 0.5474           |

Refer to Figures 2-6, 2-7, 2-8 and 2-9 for the frequency reposes of the filters. The control 00 is default mode.

## 2.13.26 Interrupt Reset Register B

| VIP address              | 11Ch |
|--------------------------|------|
| PHI address              | 1Ch  |
| I <sup>2</sup> C address | 1Ch  |

| 7                   | 6        | 5                             | 4                        | 3                                 | 2                        | 1                            | 0                          |
|---------------------|----------|-------------------------------|--------------------------|-----------------------------------|--------------------------|------------------------------|----------------------------|
| Software init reset | Reserved | TVP<br>command<br>ready reset | Field rate changed reset | Line alternation<br>changed reset | Color lock changed reset | H/V lock<br>changed<br>reset | TV/VCR<br>changed<br>reset |

TV/VCR Changed Reset\*0 = No effect on interrupt register B1 = Reset TV/VCR changed bitH/V Lock Changed Reset\*0 = No effect on interrupt register B1 = Reset H/V lock changed bitColor Lock Changed Reset\*0 = No effect on interrupt register B1 = Reset color lock changed bitLine Alternation Changed\*0 = No effect on interrupt register B1 = Reset line alternation changed bit

Reset

Field Rate Changed Reset

\*0 = No effect on interrupt register B

1 = Reset field rate changed bit

TVP Command Ready

\*0 = No effect on interrupt register B

1 = Reset TVP command ready bit

Reset

**Software Init** \*0 = No effect on interrupt register B 1 = Reset software init bit

The interrupt reset register B is used by the external processor to reset the interrupt status bits in the interrupt register B. Bits loaded with a 1 will allow the corresponding interrupt status bit to reset to 0. Bits loaded with a 0 have no effect on the interrupt status bits.

# 2.13.27 Interrupt Enable Register B

| VIP address              | 11Dh |
|--------------------------|------|
| PHI address              | 1Dh  |
| I <sup>2</sup> C address | 1Dh  |

| 7                      | 6        | 5                       | 4                     | 3                        | 2                     | 1                   | 0                 |
|------------------------|----------|-------------------------|-----------------------|--------------------------|-----------------------|---------------------|-------------------|
| Software init occurred | Reserved | TVP<br>command<br>ready | Field rate<br>changed | Line alternation changed | Color lock<br>changed | H/V lock<br>changed | TV/VCR<br>changed |

TV/VCR Changed \*0 = TV/VCR interrupt source masked 1 = TV/VCR interrupt source enabled H/V Lock Changed \*0 = H/V lock interrupt source masked 1 = H/V lock interrupt source enabled **Color Lock Changed** \*0 = Color lock interrupt source masked 1 = Color lock interrupt source enabled **Line Alternation Changed** \*0 = Line alternation interrupt source masked 1 = Line alternation interrupt source enabled Field Rate Changed \*0 = Field rate interrupt source masked 1 = Field rate interrupt source enabled **TVP Command Ready** \*0 = TVP command interrupt source masked 1 = TVP command interrupt source enabled Software Init \*0 = Software Init interrupt source masked 1 = Software Init interrupt source enabled

The interrupt enable register B is used by the external processor to mask unnecessary interrupt sources for interrupt B. Bits loaded with a 1 will allow the corresponding interrupt condition to generate an interrupt on the external pin. Conversely bits loaded with a 0 will mask the corresponding interrupt condition from generating an interrupt on the external pin. Note this register only affects the external terminal, it does not affect the bits in the interrupt status register. A given condition can set the appropriate bit in the status register and not cause an interrupt on the external pin. To determine if this device is driving the interrupt terminal, either perform a logical AND of the interrupt status register B with the interrupt enable register B, or check the state of the interrupt B bit in the interrupt B active register.

## 2.13.28 Interrupt Configuration Register B

| VIP address              | 11Eh |
|--------------------------|------|
| PHI address              | 1Eh  |
| I <sup>2</sup> C address | 1Eh  |

| 7 | 6        | 5 | 4 | 3 | 2 | 1 | 0                    |
|---|----------|---|---|---|---|---|----------------------|
|   | Reserved |   |   |   |   |   | Interrupt polarity B |

**Interrupt Polarity** 

0 = Interrupt B is active low.

\*1 = Interrupt B is active high.

Must be same as interrupt polarity A bit at bit 0 of interrupt configuration register A at address C2

The interrupt configuration register B is used to configure the polarity of interrupt B on the external interrupt terminal. Note that when the interrupt B is configured for active low, the terminal will be driven low when active and 3-state when inactive (open-collector). Conversely, when the interrupt B is configured for active high, it will be driven high for active and driven low for inactive.

# 2.13.29 Video Input Source Selection 2

| VIP address              | 120h |  |  |
|--------------------------|------|--|--|
| PHI address              | 20h  |  |  |
| I <sup>2</sup> C address | 20h  |  |  |

| 7        | 6        | 5        | 4        | 3        | 2        | 1                     | 0                             |
|----------|----------|----------|----------|----------|----------|-----------------------|-------------------------------|
| Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Chroma channel select | Luma/composite channel select |

# **Chroma Channel Select** (see Figure 2–131)

0 = ADC1 selected (default)

1 = ADC2 selected

# **Luma/Composite Channel Select**:

0 = ADC1 selected (default)

1 = ADC2 selected

See also: Video input source selection 1 register, I2C address 00

# 2.13.30 Lock Speed Select

| VIP address              | 125h |
|--------------------------|------|
| PHI address              | 25h  |
| I <sup>2</sup> C address | 25h  |

|   | 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----------|---|---|---|---|---|---|---|
| Γ | Reserved |   |   |   |   |   |   |   |

# **Lock Speed**

0 = Fast lock disabled (default)

1 = Fast lock enabled

# 2.13.31 Crystal Frequency

| VIP address              | 126h |
|--------------------------|------|
| PHI address              | 26h  |
| I <sup>2</sup> C address | 26h  |

| 7 | 6        | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---|----------|---|---|---|---|---|---|--|
|   | Reserved |   |   |   |   |   |   |  |

# **Crystal Frequency**

0 = 14.31818 MHz (default)

1 = 27 MHz

#### 2.13.32 Video Standard

| VIP address              | 128h |
|--------------------------|------|
| PHI address              | 28h  |
| I <sup>2</sup> C address | 28h  |

| 7 | 6    | 5     | 4 | 3 | 2       | 1       | 0 |
|---|------|-------|---|---|---------|---------|---|
|   | Rese | erved |   |   | Video S | tandard |   |

#### Video Standard

0000 = Auto-switch mode

0001 = (M) NTSC square pixel

0010 = (M) NTSC ITU-R BT.601

0011 = (B, G, H, I, N) PAL square pixel

0100 = (B, G, H, I, N) PAL ITU-R BT.601

0101 = (M) PAL square pixel

0110 = (M) PAL ITU-R BT.601

0111 = (Combination-N) PAL square pixel

1000 = (Combination-N) ITU-R BT.601

1001 = NTSC 4.43 square pixel

1010 = NTSC 4.43 ITU-R BT.601

This register provides the means to detect whether auto-switch or nonauto-switch code is currently running by comparing bits 3–0 with 0000. The other settings apply when auto-switch code is running and the user wishes to force operation with a particular video standard and sampling rate.

# 2.13.33 NonVIP Program RAM Write

| VIP address              | N/A |
|--------------------------|-----|
| PHI address              | 7Eh |
| I <sup>2</sup> C address | 7Eh |

| 7                      | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------------------------|---|---|---|---|---|---|---|
| Program RAM Write Data |   |   |   |   |   |   |   |

If the PHI or I<sup>2</sup>C host interface is enabled, the program RAM can be written via the nonVIP program RAM write register at address 7E. If the VIP host interface is enabled, the program RAM can be written via VIP FIFO B at location 5 in the VIP FIFO address space.

#### 2.13.34 Microprocessor Reset Clear

| VIP address              | 17Fh |
|--------------------------|------|
| PHI address              | 7Fh  |
| I <sup>2</sup> C address | 7Fh  |

| 7    | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------|---|---|---|---|---|---|---|
| Data |   |   |   |   |   |   |   |

A write with any data to this register must be performed to restart the internal microprocessor after the completion of the microcode download to the program RAM, or after the microcode upload from the program RAM.

#### 2.13.35 Major Software Revision Number

| VIP address              | 180h |
|--------------------------|------|
| PHI address              | 80h  |
| I <sup>2</sup> C address | 80h  |

| 7 | 6                     | 5 | 4 | 3 | 2 | 1 | 0 |
|---|-----------------------|---|---|---|---|---|---|
|   | Major Revision Number |   |   |   |   |   |   |

This register contains the major software revision number.

# 2.13.36 Status Register 1

| VIP address              | 181h |
|--------------------------|------|
| PHI address              | 81h  |
| I <sup>2</sup> C address | 81h  |

| 7             | 6                | 5          | 4                | 3                | 2             | 1               | 0                 |
|---------------|------------------|------------|------------------|------------------|---------------|-----------------|-------------------|
| Peak white    | Line-alternating | Field rate | Lost lock detect | Color subcarrier | Vertical sync | Horizontal sync | TV/VCR status     |
| detect status | status           | status     | status           | lock status      | lock status   | lock status     | 1 V/ V OIX Status |

Peak white detect status:

0 = Peak white is not detected.

1 = Peak white is detected.

Line-alternating status:

0 = Non line-alternating

1 = Line alternating

Field rate status:

0 = 60 Hz

1 = 50 Hz

Lost lock detect status:

0 = No lost lock since status register 1 was last read.

1 = Lost lock since status register 1 was last read.

Color subcarrier lock status:

0 = Color subcarrier is not locked.

1 = Color subcarrier is locked.

Vertical sync lock status:

0 = Vertical sync is not locked.

1 = Vertical sync is locked.

Horizontal sync lock status:

0 = Horizontal sync is not locked.

1 = Horizontal sync is locked.

TV/VCR status:

0 = TV

1 = VCR

# 2.13.37 Status Register 2

| VIP address              | 182h |
|--------------------------|------|
| PHI address              | 82h  |
| I <sup>2</sup> C address | 82h  |

| 7    | 6     | 5                   | 4                     | 3                     | 2        | 1    | 0     |
|------|-------|---------------------|-----------------------|-----------------------|----------|------|-------|
| Rese | erved | PAL switch polarity | Field sequence status | AGC and offset status | Reserved | Rese | erved |

# PAL switch polarity of first line of odd field:

0 = PAL switch is zero (Color burst phase = 135 degree)

1 = PAL switch is one (Color burst phase = 225 degree)

Field sequence status:

0 = Even field

1 = Odd field

Automatic gain and offset status:

0 = Automatic gain and offset is not frozen.

1 = Automatic gain and offset is frozen.

# 2.13.38 Status Register 3

| VIP address              | 183h |
|--------------------------|------|
| PHI address              | 83h  |
| I <sup>2</sup> C address | 83h  |

| 7 | 6        | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---|----------|---|---|---|---|---|---|--|
|   | AGC gain |   |   |   |   |   |   |  |

# AGC gain (step size = 0.831%):

 $0\ 0\ 0\ 0\ 0\ 0\ 0\ 0 = -6\ dB$ 

 $0\ 1\ 0\ 0\ 0\ 0\ 0\ 0 = -\ 3\ dB$ 

 $1\ 1\ 0\ 0\ 0\ 0\ 0\ 0 = 3\ dB$ 

1 1 1 1 1 1 1 1 = 6 dB

# 2.13.39 Status Register 4

| VIP address              | 184h |
|--------------------------|------|
| PHI address              | 84h  |
| I <sup>2</sup> C address | 84h  |

| 7                                    | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------------------------------------|---|---|---|---|---|---|---|
| Subcarrier to horizontal (SCH) phase |   |   |   |   |   |   |   |

SCH (color DTO subcarrier phase at 50% of the falling edge of horizontal sync of line one of odd field; step size 360 deg/256):

 $0\ 0\ 0\ 0\ 0\ 0\ 0\ 0 = 0.00\ degree$ 

 $0\ 0\ 0\ 0\ 0\ 0\ 1 = 1.41\ degree$ 

 $0\ 0\ 0\ 0\ 0\ 1\ 0 = 2.81\ degree$ 

1 1 1 1 1 1 1 0 = 357.2 degree

1 1 1 1 1 1 1 1 = 358.6 degree

# 2.13.40 Interrupt Status Register B

| VIP address              | 185h |
|--------------------------|------|
| PHI address              | 85h  |
| I <sup>2</sup> C address | 85h  |

| 7                      | 6                | 5          | 4                | 3          | 2        | 1       | 0       |
|------------------------|------------------|------------|------------------|------------|----------|---------|---------|
| Software init Reserved | TYP command      | Field rate | Line alternation | Color lock | H/V lock | TV/VCR  |         |
| John Wale IIII         | re init Reserved | ready      | changed          | changed    | changed  | changed | changed |

**TV/VCR changed** \*0 = TV/VCR status has not changed 1 = TV/VCR mode detect has changed

**H/V Lock changed**\*0 = H/V lock status has not changed
1 = H/V lock status has changed

\*0 = Color lock status has not
1 = Color lock status has changed

changed

**Line alternation changed** \*0 = Line alternation has not changed 1 = Line alternation has changed

**Field Rate changed** \*0 = Field rate has not changed 1 = Field rate has changed

**TVP Command Ready** \*0 = TVP is not ready to accept a new 1 = TVP is ready to accept a new command

command

**Software init** \*0 = Software Init has not completed 1 = Software Init has completed

The interrupt status register B is polled by the external processor to determine the interrupt source for interrupt B. After an interrupt condition is set, it can be reset by writing to interrupt reset register B at subaddress ICh with a 1 in the appropriate bit.

# 2.13.41 Interrupt B Active Register

| VIP address              | 186h |
|--------------------------|------|
| PHI address              | 86h  |
| I <sup>2</sup> C address | 86h  |

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
|   | 0 |   |   |   |   |   |   |

**Interrupt B** 

0 = Interrupt B is not active.

\*1 = Interrupt B is active.

The interrupt status register is polled by the external processor to determine if interrupt B is active.

#### 2.13.42 Minor Software Revision Number

| VIP address              | 187h |
|--------------------------|------|
| PHI address              | 87h  |
| I <sup>2</sup> C address | 87h  |

| 7                     | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----------------------|---|---|---|---|---|---|---|
| Minor Revision Number |   |   |   |   |   |   |   |

This register contains the minor revision number for the TVP5040 software. This is a number from 0 to 99.

# 2.13.43 Status Register 5

| VIP address              | 188h |
|--------------------------|------|
| PHI address              | 88h  |
| I <sup>2</sup> C address | 88h  |

|   | 7        | 6 | 5    | 4     | 3 | 2              | 1 | 0             |
|---|----------|---|------|-------|---|----------------|---|---------------|
| Ī | Reserved |   | Rese | erved |   | Video Standard |   | Sampling Rate |

This register contains information about the detected video standard and the sampling rate at which the device is currently operating when auto-switch code is running, this register should be tested to determine which video standard has been detected.

## **Sampling Rate**

0 = ITU-R BT.601 1 = Square pixel

#### Video Standard

000 = (M) NTSC

001 = (B, G, H, I, N) PAL

010 = (M) PAL

011 = (Combination-N) PAL

100 = NTSC 4.43

### 2.13.44 Vertical Line Count MSB

| VIP address              | 189h |
|--------------------------|------|
| PHI address              | 89h  |
| I <sup>2</sup> C address | 89h  |

| 7        | 6 | 5 | 4 | 3 | 2 | 1             | 0 |
|----------|---|---|---|---|---|---------------|---|
| Reserved |   |   |   |   |   | Vertical Line |   |

# **Vertical Line Count MSB**

Vertical line count bits [9:8]

#### 2.13.45 Vertical Line Count LSB

| VIP address              | 18Ah |  |  |  |
|--------------------------|------|--|--|--|
| PHI address              | 8Ah  |  |  |  |
| I <sup>2</sup> C address | 8Ah  |  |  |  |

| 7 6 |                         | 5 4 |  | 3 | 2 | 1 | 0 |  |  |  |
|-----|-------------------------|-----|--|---|---|---|---|--|--|--|
|     | Vertical Line Count LSB |     |  |   |   |   |   |  |  |  |

#### **Vertical Line Count LSB**

Vertical line count bits [7:0]

These registers 89h and 8Ah can be read and combined to extract the current vertical line count. This can be used with nonstandard video signals such as a VCR in fast-forward or rewind modes to synchronize downstream video circuitry.

# 2.13.46 NonVIP Program RAM Read

| VIP address              | N/A |  |  |
|--------------------------|-----|--|--|
| PHI address              | 8Eh |  |  |
| I <sup>2</sup> C address | 8Eh |  |  |

| 7 | 6                     | 5 4 |  | 3 | 2 | 1 | 0 |  |  |
|---|-----------------------|-----|--|---|---|---|---|--|--|
|   | Program RAM Read Data |     |  |   |   |   |   |  |  |

The program RAM can be read via the nonVIP program RAM read register at address 8E if PHI or I2C host interface is enabled or via VIP FIFO B at location 6 in VIP FIFO address space if VIP host interface is enabled.

#### 2.13.47 TXF Filter 1 Parameters

| VIP address              | 190h – 194h |  |  |
|--------------------------|-------------|--|--|
| PHI address              | 90h – 94h   |  |  |
| I <sup>2</sup> C address | 90h – 94h   |  |  |

| ADDRESS | 7                                            | 6           | 5          | 4 | 3                       | 2 | 1 | 0 |
|---------|----------------------------------------------|-------------|------------|---|-------------------------|---|---|---|
| 90h     |                                              | Filter 1 Ma | ask_1[3:0] |   | Filter 1 Pattern_1[3:0] |   |   |   |
| 91h     | Filter 1 Mask_2[3:0] Filter 1 Pattern_2[3:0] |             |            |   |                         |   |   |   |
| 92h     |                                              | Filter 1 Ma | ask_3[3:0] |   | Filter 1 Pattern_3[3:0] |   |   |   |
| 93h     |                                              | Filter 1 Ma | ask_4[3:0] |   | Filter 1 Pattern_4[3:0] |   |   |   |
| 94h     | Filter 1 Mask_5[3:0] Filter 1 Pattern_5[3:0] |             |            |   |                         |   |   |   |

For an NABTS system, the packet prefix consists of five bytes: P1, P2, P3, Cl and PS. Each byte contains 4 data bits interlaced with 4 Hamming protection bits.

Pattern\_1[3:0] corresponds to P1[7], P1[5], P1[3], P1[1] (Packet Address)

Pattern\_2[3:0] corresponds to P2[7], P2[5], P2[3], P2[1] (Packet Address)

Pattern\_3[3:0] corresponds to P3[7], P3[5], P3[3], P3[1] (Packet Address)

Pattern\_4[3:0] corresponds to CI[7], CI[5], CI[3], CI[1] (Continuity Index)

Pattern\_5[3:0] corresponds to PS[7], PS[5], PS[3], PS[1] (Packet Structure)

For a WST system (PAL or NTSC), the magazine and row address group consists of two bytes. The two bytes contain three bits of magazine number (M[2:0]) and 5 bits of row address (R[4:0]), interlaced with eight hamming protection bits.

Pattern\_1[3:0] corresponds to R[0], M[2], M[1], M[0] (Magazine and row LSBit)

Pattern\_2[3:0] corresponds to R[4], R[3], R[2], R[1] (Upper bits of row address)

Pattern\_3[3:0] is ignored

Pattern 4[3:0] is ignored

Pattern\_5[3:0] is ignored

The mask bits enable filtering using the corresponding bit in the pattern register. For example, a 1 in the LSB of Mask\_1 means that the TXF module should compare the LSB of Nibble\_1 in the pattern register to the first data bit of the transaction. A 0 in the LSB of Mask\_1 means that the TXF module should ignore the first data bit of the transaction.

**NOTE:** The TXF Filter 1 parameters can only be written and read when both the Filter 1 and Filter 2 enable bits (in register 9Bh) are 0. When reading the values, the values must be read consecutively, starting with the first value.

These registers hold the search parameters for Filter 1. The parameters are used to parse the first five bytes of NABTS Teletext transactions or the first two bytes WST transactions. These bytes of teletext are expected to always contain four data bits interlaced with four hamming protection bits. The protection bits are ignored by the filter.

#### 2.13.48 TXF Filter 2 Parameters

| VIP address              | 195h – 199h |  |  |  |
|--------------------------|-------------|--|--|--|
| PHI address              | 95h – 99h   |  |  |  |
| I <sup>2</sup> C address | 95h – 99h   |  |  |  |

| ADDRESS | 7                                            | 6           | 5          | 4 | 3                       | 2 | 1 | 0 |
|---------|----------------------------------------------|-------------|------------|---|-------------------------|---|---|---|
| 95h     |                                              | Filter 2 Ma | ask_1[3:0] |   | Filter 2 Pattern_1[3:0] |   |   |   |
| 96h     |                                              | Filter 3 Ma | ask_2[3:0] |   | Filter 2 Pattern_2[3:0] |   |   |   |
| 97h     |                                              | Filter 2 Ma | ask_3[3:0] |   | Filter 2 Pattern_3[3:0] |   |   |   |
| 98h     |                                              | Filter 2 Ma | ask_4[3:0] |   | Filter 2 Pattern_4[3:0] |   |   |   |
| 99h     | Filter 2 Mask_5[3:0] Filter 2 Pattern_5[3:0] |             |            |   |                         |   |   |   |

For an NABTS system, the packet prefix consists of five bytes: P1, P2, P3, CI and PS. Each byte contains 4 data bits interlaced with 4 hamming protection bits.

Pattern\_1[3:0] corresponds to P1[7], P1[5], P1[3], P1[1] (Packet address) Pattern\_2[3:0] corresponds to P2[7], P2[5], P2[3], P2[1] (Packet address) Pattern\_3[3:0] corresponds to P3[7], P3[5], P3[3], P3[1] (Packet address) Pattern\_4[3:0] corresponds to CI[7], CI[5], CI[3], CI[1] (Continuity index) Pattern\_5[3:0] corresponds to PS[7], PS[5], PS[3], PS[1] (Packet structure)

For a WST system (PAL or NTSC), the magazine and row address group consists of two bytes. The two bytes contain three bits of magazine number (M[2:0]) and 5 bits of row address (R[4:0]), interlaced with eight hamming protection bits.

Pattern\_1[3:0] corresponds to R[0], M[2], M[1], M[0] (Magazine and row LSBit)

Pattern\_2[3:0] corresponds to R[4], R[3], R[2], R[1] (Upper bits of row address)

Pattern\_3[3:0] is ignored Pattern\_4[3:0] is ignored

Pattern\_5[3:0] is ignored

The mask bits enable filtering using the corresponding bit in the pattern register. For example, a 1 in the LSB of Mask\_1 means that the TXF module should compare the LSB of Nibble\_1 in the pattern register to the first data bit of the transaction. A 0 in the LSB of Mask\_1 means that the TXF module should ignore the first data bit of the transaction.

**NOTE:** The TXF Filter 2 parameters can only be written and read when both the Filter 1 and Filter 2 enable bits (in register 9Bh) are 0. When reading the values, the values must be read consecutively, starting with the TXF Filter 1 parameter values.

These registers hold the search parameters for Filter 2. The parameters are used to parse the first five bytes of NABTS teletext transactions or the first two bytes WST transactions. These bytes of teletext are expected to always contain four data bits interlaced with four hamming protection bits. The protection bits are ignored by the filter.

# 2.13.49 TXF Error Filtering Enables

LPC error enable

| VIP address              | 19Ah |  |  |
|--------------------------|------|--|--|
| PHI address              | 9Ah  |  |  |
| I <sup>2</sup> C address | 9Ah  |  |  |

| 7                    | 6    | 5     | 4         | 3                |             | 2          |              | 1                            | 0                    |
|----------------------|------|-------|-----------|------------------|-------------|------------|--------------|------------------------------|----------------------|
|                      | Rese | erved |           | LPC Error Enable |             | CCD Parity | Error Enable | Teletext Parity Error Enable | Hamming Error Enable |
| Hamming error enable |      | 0 =   | = disable | 1 = enable       | default = 0 |            |              |                              |                      |
|                      | Т    | elete | kt pari   | ty error enable  | 0 =         | = disable  | 1 = enable   | default = 0                  |                      |
|                      | C    | CD p  | arity e   | error enable     | 0 = disable |            | 1 = enable   | default = 0                  |                      |

0 = disable 1 = enable default = 0

These bits allow the TXP module to discard transactions based on bit errors. The hamming error enable allows error correction and detection of Hamming encoded bytes. The teletext parity error enable allows the TXP to discard teletext transactions with parity errors. The CCD parity error enable allows the TXP to discard closed caption transactions with parity errors. The LPC error enable allows the TXP to discard teletext transactions with longitudinal parity errors.

# 2.13.50 TXF Transaction Processing Enables

| VIP address              | 19Bh |  |  |  |
|--------------------------|------|--|--|--|
| PHI address              | 9Bh  |  |  |  |
| I <sup>2</sup> C address | 9Bh  |  |  |  |

| 7 | 6                     | 5       | 4               | 3 2                              |                      | 2           | 1                     | 0               |
|---|-----------------------|---------|-----------------|----------------------------------|----------------------|-------------|-----------------------|-----------------|
|   | Reserved              | l       | Filter 2 enable | Filter 1 enable                  | CCD odd f            | ield enable | CCD even field enable | Teletext enable |
|   | Telet                 | ext ena | ble             | 0 = disable                      | 1 = enable           | default =   | : 0                   |                 |
|   | CCD even field enable |         |                 | 0 = disable                      | 1 = enable           | default =   | : 0                   |                 |
|   | CCD odd field enable  |         | 0 = disable     | = disable 1 = enable default = 0 |                      |             |                       |                 |
|   | Filter 1 enable       |         | 0 = disable     | 1 = enable                       | = enable default = 0 |             |                       |                 |
|   | Filter                | 2 enah  | ole             | 0 = disable                      | 1 = enable           | default =   | : 0                   |                 |

These bits are used to enable or disable certain features. The teletext enable allows the TXP module to receive teletext data. If this bit is 0, all outputs from the TXP remain idle while teletext data is present. The CCD even field enable and CCD odd field enable allow the TXP to receive closed caption data. The filter 1 enable allows the TXF module to parse data based on the values in the filter 1 parameters register. The filter 2 enable allows the TXF module to parse data based on the values in the filter 2 parameters register.

# 2.13.51 TTX Control Register

| VIP address              | 1A0h |  |  |
|--------------------------|------|--|--|
| PHI address              | A0h  |  |  |
| I <sup>2</sup> C address | A0h  |  |  |

| 7        | 6 | 5 | 4                 | 3                   | 2          | 1        | 0 |
|----------|---|---|-------------------|---------------------|------------|----------|---|
| Reserved |   |   | Full-Field Enable | Custom Framing Code | CCD Enable | TTX Mode |   |

TTX Mode 0 = NABTS 1 = WST

CCD ENABLE 0 = Closed Caption is DISABLED 1 = Closed Caption is ENABLED

Custom Sync 0 = Use Default TTX Sync Pattern 1 = Use Sync Pattern Register

Full Field Enable 0 = No TTX Search after VBI Area 1 = TTX Search All Lines after VBI

Set Bits 4 and 5 to = 0

The TTX control register allows the operating parameters of the TDR to be controlled. Note that the TTX mode selection is independent of PAL/NTSC mode. This effectively controls the default framing code and data rate. Closed caption is affected by 525 lines vs 625 lines (but not NABTS/WST). For NTSC and PAL M, the CCD data search is on Line 21; for PAL B,G,I,N it is on Line 22. The custom framing code affects teletext data only—closed caption data always uses the default sync pattern.

#### 2.13.52 Line Enable Registers A, B

| VIP address              | 1A1h – 1A2h |
|--------------------------|-------------|
| PHI address              | A1h – A2h   |
| I <sup>2</sup> C address | A1h – A2h   |

|                                 | 7        | 6        | 5        | 4        | 3        | 2       | 1       | 0       |
|---------------------------------|----------|----------|----------|----------|----------|---------|---------|---------|
|                                 | Enable   | Enable   | Enable   | Enable   | Enable   | Enable  | Enable  | Enable  |
| A1h – Line Enable Register A    | line     | line     | line     | line     | line     | line    | line    | line    |
| ATTI – Lifte Effable Register A | 17/280   | 16/279   | 15/278   | 14/277   | 13/276   | 12/275  | 11/274  | 10/273  |
|                                 | (14/327) | (13/326) | (12/325) | (11/324) | (10/323) | (9/322) | (8/321) | (7/320) |

|                              | 7                  | 6                  | 5               | 4                  | 3              | 2              | 1                  | 0                  |
|------------------------------|--------------------|--------------------|-----------------|--------------------|----------------|----------------|--------------------|--------------------|
|                              | Enable<br>line     | Enable<br>line     | Enable<br>line  | Enable<br>line     | Enable<br>line | Enable<br>line | Enable<br>line     | Enable<br>line     |
| A2h – Line Enable Register B | 25/288<br>(22/335) | 24/287<br>(21/334) | 23/286 (20/333) | 22/285<br>(19/332) | 21/284         | 20/283         | 19/282<br>(16/329) | 18/281<br>(15/328) |

NOTE: Line numbers in parenthesis refer to 625 Line systems

Line Enable XX 0 = No TTX Search on Line XX 1 = Search Line XX for TTX Data

In both VBI only and full field modes, the vertical interval lines can be individually enabled or disabled. Only lines that are enabled are searched for the selected type of teletext data. This allows some amount of filtering on a physical location basis. If closed caption data is enabled, this overrides the enable/disable bit for line 21 (22). If full field mode is enabled, *all lines after the vertical interval* are searched for the selected type of the teletext data. The registers are initialized to 0x00 on reset.

# 2.13.53 Sync Pattern Register

| VIP address              | 1A3h |  |  |
|--------------------------|------|--|--|
| PHI address              | A3h  |  |  |
| I <sup>2</sup> C address | A3h  |  |  |

| 7 | 6                  | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---|--------------------|---|---|---|---|---|---|--|
|   | Framing Code [7:0] |   |   |   |   |   |   |  |

If the custom sync bit is set in the control register, the sync comparator uses the contents of the sync pattern register as the bit pattern for the teletext framing code. Otherwise, the default sync patterns are used. Relative to the sync pattern register, incoming bits are shifted in MSB first. To illustrate; the default WST framing code would be specified as 0xE4 and the default NABTS framing code would be specified as 0xE7 (although the MSB vs. LSB is ambiguous for the latter).

**NOTE:**The custom sync option is only valid for NABTS or WST messages; closed caption always uses the EIA standard start bit pattern.

#### 2.13.54 Teletext FIFO

| VIP address              | N/A |  |  |
|--------------------------|-----|--|--|
| PHI address              | B0h |  |  |
| I <sup>2</sup> C address | B0h |  |  |

| 7                        | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------------------------|---|---|---|---|---|---|---|
| Teletext Data FIFO [7:0] |   |   |   |   |   |   |   |

The teletext FIFO can be accessed via the regular teletext FIFO register at address B0h if PHI or I2C host interface is enabled or via VIP FIFO A at location 4 in VIP FIFO address space if VIP host interface is enabled.

Reading this location returns 1 byte from the FIFO that stores teletext transactions. If the FIFO is empty, a read will return the same value as the previous read. It is the driver software's or application software's responsibility to assure that the correct number of bytes per transaction are read out from the teletext FIFO. The transaction length depends on the whether the data is NABTS, WST-NTSC or WST-PAL.

#### 2.13.55 Closed Caption Data

| VIP address              | 1B2h |
|--------------------------|------|
| PHI address              | B2h  |
| I <sup>2</sup> C address | B2h  |

The closed caption data contains two bytes per transaction. To retrieve both bytes, this register must be read twice. The first read returns the first byte of the message; the second read returns the second byte. Further reads return the first byte until new data is received. In order to distinguish between closed caption data received in the odd and even fields, software can test the field sequence status bit (Address 82h, bit 4).

#### 2.13.56 Buffer Status

| VIP address              | 1B3h |  |  |
|--------------------------|------|--|--|
| PHI address              | B3h  |  |  |
| I <sup>2</sup> C address | B3h  |  |  |

|   | 7        | 6         | 5              | 4 | 3 | 2 | 1         | 0                   |
|---|----------|-----------|----------------|---|---|---|-----------|---------------------|
| Г | Reserved | CCD avail | Tx count [3:0] |   |   |   | FIFO full | Teletext data avail |

Teletext avail This bit indicates that at least one complete teletext transaction is in the FIFO. This bit is cleared

when the FIFO is emptied.

FIFO full This bit indicates that the maximum number of complete teletext transaction is in the FIFO.

Tx count This value represents the number of *complete* teletext transactions in the FIFO.

CCD avail This status bit indicates that closed caption data has been received. The status bit is cleared when

both of the two bytes have been read.

# 2.13.57 Interrupt Threshold

| VIP address              | 1B4h |  |  |
|--------------------------|------|--|--|
| PHI address              | B4h  |  |  |
| I <sup>2</sup> C address | B4h  |  |  |

| 7 | 6    | 5     | 4 | 3 | 2       | 1              | 0 |
|---|------|-------|---|---|---------|----------------|---|
|   | Rese | erved |   |   | Thresho | ld Value [3:0] |   |

Threshold value This value determines how many teletext transactions must be received before the teletext threshold bit is set in the interrupt status register. The default value is 5.

#### 2.13.58 Interrupt Line Number

| VIP address              | 1B5h |
|--------------------------|------|
| PHI address              | B5h  |
| I <sup>2</sup> C address | B5h  |

| 7        | 6 | 5             | 4 | 3     | 2                | 1     | 0 |
|----------|---|---------------|---|-------|------------------|-------|---|
| Reserved |   | Data Required |   | Inter | rupt Line Number | [4:0] |   |

Interrupt line number This value determines which video line number will be used to generate the teletext data, CC even field and CC odd field bits in the interrupt status register. The register value is examined at the start of the line. Since there is no line 0 a value of all zeros in this register will disable the three interrupt signals that use this condition. The default value is 24 (18h).

Data required

If this bit is set HIGH, the teletext data bit will only be set if there is data in the FIFO. This bit does not affect the CC bit. The default value for this bit is 1.

#### 2.13.59 FIFO Control

| VIP address              | 1B6h |
|--------------------------|------|
| PHI address              | B6h  |
| I <sup>2</sup> C address | B6h  |

|  | 7 | 6 | 5         | 4                | 3        | 2                     | 1          | 0 |
|--|---|---|-----------|------------------|----------|-----------------------|------------|---|
|  |   |   | CCD reset | Read in Progress | RAM Test | TTX PHI Output Enable | FIFO Reset |   |

FIFO reset When a 1 is written to this register bit, the FIFO is flushed. This is done by clearing the read

and write pointers to zero, clearing the Tx count to zero, and clearing all status flags. This

bit is automatically cleared back to 0.

TTX PHI output enable A 1 in this register enables access to the teletext data in the FIFO through the parallel host

port or I<sup>2</sup>C interface and disables access from the output formatter. A 0 disables access from the parallel host port or I<sup>2</sup>C interface and enables access from the output formatter.

The default value is one.

RAM test Setting this bit high allows the external processor to write data into the FIFO. In this mode,

data from the TXP is ignored. This allows the micro to test the RAM by writing and reading

test patterns. The default value is zero.

Read in progress This bit indicates that the first byte of a teletext transaction has been read, but the last byte

has not been read. This bit can be used to verify data alignment as it is read from the FIFO.

CCD reset When a 1 is written to this register bit, the closed caption register is reset. Also, the flag is

cleared to 0. This bit is automatically cleared back to 0.

#### 2.13.60 FIFO RAM Test

| VIP address              | 1B7h |  |  |
|--------------------------|------|--|--|
| PHI address              | B7h  |  |  |
| I <sup>2</sup> C address | B7h  |  |  |

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
|   |   |   |   |   |   |   |   |

FIFO RAM test register provides diagnostic capability into the internal teletext FIFO. This register can be written sequentially with a block of data. The data is read back using the teletext FIFO data register at address B0h to verify the correct operation of the FIFO.

#### 2.13.61 Interrupt Status Register A

| VIP address              | 1C0h |
|--------------------------|------|
| PHI address              | C0h  |
| I <sup>2</sup> C address | C0h  |

| 7             | 6                 | 5              | 4         | 3            | 2             | 1                  | 0             |
|---------------|-------------------|----------------|-----------|--------------|---------------|--------------------|---------------|
| TvpLOCK state | TvpLOCK interrupt | Cycle complete | Bus error | CC odd field | CC even field | Teletext threshold | Teletext data |

Teletext Data

\*0 = Teletext data buffer empty or we have not reached the video line number that equals the interrupt line number register

1 = Teletext data buffer contains a complete transaction and the video line number = interrupt line number

Note this bit can be configured to occur whenever the video line number = interrupt line number register regardless of the data.

Teletext Threshold \*0 = Threshold not reached

1 = Teletext data in buffer has reached configurable threshold

CC Even Field \*0 = Buffer empty

1 = Even field closed caption buffer contains data

CC Odd Field \*0 = Buffer empty

1 = Odd field closed caption buffer contains data

Bus Error \*0 = No bus error

1 = PHI interface detected an illegal access

Cycle Complete \*0 = Read or write cycle in progress

1 = Read or write cycle complete

tvpLOCK Interrupt \*0 = A transition has not occurred on the tvpLOCK signal

1 = A transition has occurred on the tvpLOCK signal

Note, an interrupt will be generated on any transition of the Lock signal.

tvpLOCK State \*0 = TVP not locked to video

1 = TVP locked to video signal

Reflects the present state of the tvpLOCK.

The interrupt status register A is polled by the external processor to determine the interrupt source. After an interrupt condition is set it can be reset by writing to this register with a 1 in the appropriate bit(s).

# 2.13.62 Interrupt Enable Register A

| VIP address              | 1C1h |
|--------------------------|------|
| PHI address              | C1h  |
| I <sup>2</sup> C address | C1h  |

| 7             | 6                              | 5                     | 4                   | 3                      | 2                    | 1                               | 0                       |
|---------------|--------------------------------|-----------------------|---------------------|------------------------|----------------------|---------------------------------|-------------------------|
| tvpLOCK state | tvpLOCK<br>interrupt<br>enable | Cycle complete enable | Bus Error<br>Enable | CC odd field<br>enable | CC even field enable | Teletext<br>threshold<br>enable | Teletext data<br>enable |

The interrupt enable register A is used by the external processor to mask unnecessary interrupt sources for interrupt A. Bits loaded with a 1 will allow the corresponding interrupt condition to generate an interrupt on the external pin. Conversely bits loaded with a 0 will mask the corresponding interrupt condition from generating an interrupt on the external pin. Note this register only affects the interrupt A on the external terminal, it does not affect the bits in the interrupt status register A. A given condition can set the appropriate bit in the status register and not cause an interrupt on the external terminal. To determine if this device is driving the interrupt terminal either perform a logical AND of the interrupt status register A with the interrupt enable register A, or check the state of the interrupt A bit in the interrupt configuration register A.

# 2.13.63 Interrupt Configuration Register A

| VIP address              | 1C2h |
|--------------------------|------|
| PHI address              | C2h  |
| I <sup>2</sup> C address | C2h  |

|                                          | 7 | 6 | 5 | 4           | 3                    | 2 | 1 | 0 |
|------------------------------------------|---|---|---|-------------|----------------------|---|---|---|
| Reserved YUV output enable A Interrupt A |   |   |   | Interrupt A | Interrupt polarity A |   |   |   |

**Interrupt Polarity** 0 = Interrupt is active low

1 = Interrupt is active high

**Interrupt A** 0 = Interrupt terminal is not active

1 = Interrupt terminal is active

Reflects state of Interrupt A on the external pin

**YUV Output Enable A** 0 = YUV pins are 3-state

1 = YUV pins are active if other conditions are met

The interrupt configuration register A is used to configure the polarity of the external in interrupt pin. Note that when the interrupt is configured for active low the terminal will be driven low when active and 3-state when inactive (open-collector). Conversely, when the terminal is configured for active high it will be driven high for active and driven low for inactive. The interrupt A bit is read-only.

#### 2.13.64 VIP Teletext FIFO

| VIP address              | 1400h |  |  |
|--------------------------|-------|--|--|
| PHI address              | N/A   |  |  |
| I <sup>2</sup> C address | N/A   |  |  |

| 7 | 6                        | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|---|--------------------------|---|---|---|---|---|---|--|--|
|   | Teletext Data FIFO [7:0] |   |   |   |   |   |   |  |  |

The teletext FIFO can be accessed via the regular teletext FIFO register at address B0 if PHI or I2C host interface is enabled, or via VIP FIFO A at location 4 in VIP FIFO address space if VIP host interface is enabled.

Reading this location returns 1 byte from the FIFO that stores teletext transactions. If the FIFO is empty, a read will return the same value as the previous read. It is the driver software's or application software's responsibility to assure that the correct number of bytes per transaction are read out from the teletext FIFO. The transaction length depends on the whether the data is NABTS, WST-NTSC, or WST-PAL.

# 2.13.65 VIP Program RAM Write

| VIP address              | 1500h |
|--------------------------|-------|
| PHI address              | N/A   |
| I <sup>2</sup> C address | N/A   |

| 7                      | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------------------------|---|---|---|---|---|---|---|
| Program RAM Write Data |   |   |   |   |   |   |   |

If the PHI or I<sup>2</sup>C host interface is enabled, the program RAM can be written via the nonVIP program RAM write register at address 7E. If the VIP host interface is enabled, the program RAM can be written via VIP FIFO B at location 5 in the VIP FIFO address space.

# 2.13.66 VIP Program RAM Read

| VIP address              | 1600h |
|--------------------------|-------|
| PHI address              | N/A   |
| I <sup>2</sup> C address | N/A   |

| 7 | 6                     | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---|-----------------------|---|---|---|---|---|---|--|
|   | Program RAM Read Data |   |   |   |   |   |   |  |

If the PHI or I<sup>2</sup>C host interface is enabled, the program RAM can be read via the nonVIP program RAM read register at address 8E. If the VIP host interface is enabled, the program RAM can be read via VIP FIFO B at location 6 in the VIP FIFO address space.

#### 2.13.67 Parallel Host Interface Teletext FIFO

| VIP address              | N/A |
|--------------------------|-----|
| PHI address              | 10  |
| I <sup>2</sup> C address | N/A |

| 7 | 6             | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---------------|---|---|---|---|---|---|
|   | Teletext FIFO |   |   |   |   |   |   |

This read-only register is only accessible when the PHI interface is enabled. To access this register, use the direct address of 10. Notice almost all the PHI registers are accessed through an indirect address scheme, by writing the indirect address to address 00 and then write to or read from address 01. This register contains the same information as the teletext FIFO register at indirect address B0 and is the recommended way of reading data from the teletext FIFO due to its efficiency.

## 2.13.68 Parallel Host Interface Status/Interrupt A

| VIP address              | N/A |
|--------------------------|-----|
| PHI address              | 11  |
| I <sup>2</sup> C address | N/A |

|   | 7             | 6                 | 5              | 4         | 3            | 2             | 1                  | 0             |
|---|---------------|-------------------|----------------|-----------|--------------|---------------|--------------------|---------------|
| Ī | TvpLOCK state | TvpLOCK interrupt | Cycle complete | Bus error | CC odd field | CC even field | Teletext threshold | Teletext data |

The read-write register is only accessible when the VMI interface is enabled. To access this register, use the direct address of 11. Notice almost all the VMI registers are accessed through an indirect address scheme, by writing the indirect address to address 00 and then writing to or reading from address 01. This register contains the same information as the interrupt status register A at indirect address C0 and is the recommended way of reading the interrupt/status information due to its efficiency. After an interrupt condition is set, it can be reset by writing to this register with a 1 in the appropriate bit(s).

Teletext Data \*0 = Teletext data buffer empty or we have not reached the video line number that equals

the interrupt line number register

1 = Teletext data buffer contains a complete transaction and the video line number = interrupt line number

Note this bit can be configured to occur whenever the video line number = interrupt line number register regardless of the data.

Teletext Threshold \*0 = Threshold not reached

1 = Teletext data in buffer has reached configurable threshold

CC Even Field \*0 = Buffer empty

1 = Even field closed caption buffer contains data

CC Odd Field \*0 = Buffer empty

1 = Odd field closed caption buffer contains data

Bus Error \*0 = No bus error

1 = PHI interface detected an illegal access

Cycle Complete \*0 = Read or write cycle in progress

1 = Read or write cycle complete

tvpLOCK Interrupt \*0 = A transition has not occurred on the tvpLOCK signal

1 = A transition has occurred on the tvpLOCK signal

Note, an interrupt will be generated on any transition of the lock signal.

tvpLOCK State \*0 = TVP not locked to video

1 = TVP locked to video signal

Reflects the present state of the tvpLOCK.

# 3 Electrical Specifications

# 3.1 Absolute Maximum Ratings

| Digital power supply voltage, DV <sub>DD</sub> | -0.3 V to 3.6 V              |
|------------------------------------------------|------------------------------|
| Analog power supply voltage, AVDD              | -0.5 V to 3.6 V              |
| Digital input voltage, Vi                      | / to DV <sub>DD</sub> +0.3 V |
| Operating free-air temperature, T <sub>A</sub> | 0°C to 70°C                  |
| Storage temperature, T <sub>stq</sub>          | -65°C to 150°C               |
| Storage temperature, T <sub>stg</sub>          | 2.5 W                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 3.2 Recommended Operating Conditions

|                                                                                              | MIN | NOM | MAX  | UNIT |
|----------------------------------------------------------------------------------------------|-----|-----|------|------|
| Digital supply voltage, DV <sub>DD</sub>                                                     | 3   | 3.3 | 3.6  | V    |
| Analog supply voltage, AV <sub>DD</sub>                                                      | 3.1 | 3.3 | 3.5  | V    |
| Analog input voltage, V <sub>i</sub> (p-p) (ac coupling necessary)                           | 0.5 | 1   | 1.26 | V    |
| Digital input voltage high, VIH                                                              | 2   |     |      | V    |
| Digital input voltage low, V <sub>IL</sub>                                                   |     |     | 0.8  | V    |
| Input voltage high, VC0 and VC1 in I <sup>2</sup> C mode, V <sub>IH</sub> (I <sup>2</sup> C) | 2.3 |     |      | V    |
| Input voltage low, VC0 and VC1 in I <sup>2</sup> C mode, V <sub>IL</sub> (I <sup>2</sup> C)  |     |     | 1    | V    |
| Output current, Vout=2.4 V, IOH                                                              | -4  | -8  |      | mA   |
| Output current, Vout=0.4 V, IOL                                                              | 6   | 8   |      | mA   |
| Operating free-air temperature, T <sub>A</sub>                                               | 0   |     | 70   | °C   |

# 3.2.1 Crystal Specifications

|                     | MIN      | NOM | MAX | UNIT |
|---------------------|----------|-----|-----|------|
| Frequency           | 14.31818 |     | MHz |      |
| Frequency tolerance |          |     | ±50 | ppm  |

# 3.3 Electrical Characteristics Over Recommended Voltage and Temperature Ranges, $DV_{DD}=3.3~V,~AV_{DD}=3.3~V,~T_A=70^{\circ}C$ (unless otherwise noted)

#### 3.3.1 DC Electrical Characteristics

|                    | PARAMETER              | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|--------------------|------------------------|-----------------|-----|-----|-----|------|
| I <sub>DD(D)</sub> | Digital supply current |                 |     | 120 | 160 | mA   |
| I <sub>DD(A)</sub> | Analog supply current  |                 |     | 80  | 100 | mA   |
| l <sub>lkg</sub>   | Input leakage current  |                 |     |     | 10  | μΑ   |
| Ci                 | Input capacitance      | By design       |     |     | 8   | pF   |
| Vон                | Output voltage high    |                 | 2.4 |     |     | V    |
| VOL                | Output voltage low     |                 |     |     | 0.4 | V    |

NOTE 1: Measured with a load of 10  $k\Omega$  in parallel to 15 pF.

# 3.3.2 Analog Processing and A/D Converters

|        | PARAMETER                              | TEST CONDITIONS                          | MIN  | TYP  | MAX  | UNIT     |
|--------|----------------------------------------|------------------------------------------|------|------|------|----------|
| Zi     | Input impedance, analog video inputs   | By design                                | 200  |      |      | kΩ       |
| Ci     | Input capacitance, analog Video inputs | By design                                |      |      | 10   | pF       |
| Vi(pp) | Input voltage range                    | C <sub>coupling</sub> = 0.1 μF           | 0.50 | 1    | 1.41 | V        |
| ΔG     | Gain control range                     |                                          | -5   |      | 5    | dB       |
| DNL    | DC differential nonlinearity           | A/D only                                 |      | 0.75 | 1    | LSB      |
|        | Frequency response                     | Multiburst (60 IRE)                      |      | -0.9 | -3   | dB       |
|        | Crosstalk                              | 6 MHz                                    |      |      | -50  | dB       |
|        | Noise spectrum                         | Luminance ramp (100 kHz full; tilt-null) |      | -57  |      | dB       |
|        | Differential phase                     | Modulated ramp                           |      | 0.7  |      | °(pk-pk) |
|        | Differential gain                      | Modulated ramp                           |      | 0.5% |      |          |

# 3.4 Timing

#### Clocks, Video Data, and Sync Timing 3.4.1

|                    | PARAMETER                                                           | TEST CONDITIONS (see NOTE 2) | MIN | TYP | MAX | UNIT |
|--------------------|---------------------------------------------------------------------|------------------------------|-----|-----|-----|------|
|                    | Duty cycle PCLK, SCLK                                               |                              | 40% | 50% | 60% |      |
| t <sub>r(1)</sub>  | Rise time SCLK                                                      | 10% to 90%                   |     | 3   |     | ns   |
| t <sub>f(1)</sub>  | Fall time SCLK                                                      | 90% to 10%                   |     | 2   |     | ns   |
| t <sub>r(2)</sub>  | Rise time PCLK                                                      | 10% to 90%                   |     | 3   |     | ns   |
| t <sub>f(2)</sub>  | Fall time PCLK                                                      | 90% to 10%                   |     | 2   |     | ns   |
| t <sub>d(8)</sub>  | Delay time, SCLK rising edge to PREF                                |                              |     |     | 5   | ns   |
| t <sub>d</sub> (9) | Delay time, SCLK falling edge to PCLK                               | See Note 3                   | -2  |     | 3   | ns   |
| <sup>t</sup> d(10) | Delay time, SCLK falling edge to digital outputs except PCLK, PREF, | See Note 3                   | -2  |     | 7   | ns   |

NOTES: 2. C<sub>L</sub> = 50 pF 3. SCLK falling edge may occur up to 2 ns after PREF, Y, UV output transition.



Figure 3-1. Clocks, Video Data, and Sync Timing

# 3.4.2 I<sup>2</sup>C Host Port Timing

|                     | PARAMETER                                   | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|---------------------|---------------------------------------------|-----------------|-----|-----|-----|------|
| <sup>t</sup> d(11)  | Bus free time between STOP and START        |                 | 1.3 |     |     | μS   |
| t <sub>su(8)</sub>  | Setup time for a (repeated) START condition |                 | 0.6 |     |     | μS   |
| t <sub>h</sub> (8)  | Hold time (repeated) START condition        |                 | 0.6 |     |     | μS   |
| t <sub>su(9)</sub>  | Setup time for a STOP condition             |                 | 0.6 |     |     | μS   |
| t <sub>su(10)</sub> | Data setup time                             |                 | 100 |     |     | nS   |
| <sup>t</sup> h(9)   | Data hold time                              |                 | 0   |     | 0.9 | μS   |
| <sup>t</sup> r(3)   | Rise time VC1(SDA) and VC0(SCL) signal      |                 |     |     | 250 | nS   |
| <sup>t</sup> f(3)   | Fall time VC1(SDA) and VC0(SCL) signal      |                 |     |     | 250 | nS   |
|                     | Capacitive load for each bus line           |                 |     |     | 400 | рF   |
|                     | I <sup>2</sup> C clock frequency            |                 |     |     | 400 | kHz  |



Figure 3–2. I<sup>2</sup>C Host Port Timing

# 3.4.3 VIP Host Port Timing

|                     | PARAMETER                                                | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|---------------------|----------------------------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>su(11)</sub> | VC0,VC1,VC2 setup to VC3 (VIPCLK)                        |                 | 5   |     |     | ns   |
| t <sub>h(10)</sub>  | VC3 (VIPCLK) to VC0, VC1, VC2 hold time                  |                 | 0   |     |     | ns   |
| tpd(1)              | Propagation delay, VC3 (VIPCLK) to VC0, VC1, VC2, INTREQ |                 |     |     | 11  | ns   |



Figure 3–3. VIP Host Port Timing

# 3.4.4 Parallel Host Interface A

|                    | PARAMETER                                 | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|--------------------|-------------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>su(1)</sub> | A[1:0],D[0:7], RD/WR setup until DS low   |                 | 5   |     |     | ns   |
| <sup>t</sup> d(1)  | Delay DTACK low after DS low              |                 | 0   |     |     | ns   |
| t <sub>h(1)</sub>  | A[1:0], D[0:7], RD/WR hold after DS high  |                 | 5   |     |     | ns   |
| t <sub>d(2)</sub>  | Delay DS high after DTACK low             |                 | 5   |     |     | ns   |
| t <sub>d</sub> (3) | Delay DTACK high after DS high            |                 | 0   |     |     | ns   |
| t <sub>d(4)</sub>  | Delay DS low(next cycle) after DTACK high |                 | 5   |     |     | ns   |
| t <sub>su(2)</sub> | (Read cycle) D[7:0] setup until DTACK low |                 | 10  |     |     | ns   |
| t <sub>h(2)</sub>  | (Read cycle) D[7:0] hold after DS high    |                 | 0   |     |     | ns   |



Figure 3–4. Parallel Host Interface A Timing

# 3.4.5 Parallel Host Interface B

|                    | PARAMETER                                  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|--------------------|--------------------------------------------|-----------------|-----|-----|-----|------|
| tsu(3)             | A[1:0], CS setup until WR or RD active     |                 | 10  |     |     | ns   |
| t <sub>h(3)</sub>  | A[1:0], CS hold after WR or RD inactive    |                 | 10  |     |     | ns   |
| t <sub>d(5)</sub>  | Delay RDY low after WR or RD active        |                 |     |     | 28  | ns   |
| t <sub>su(4)</sub> | D[7:0] setup until WR active               |                 | 5   |     |     | ns   |
| th(4)              | D[7:0] hold after WR inactive              |                 | 10  |     |     | ns   |
| t <sub>w(1)</sub>  | RDY inactive pulse width                   |                 | 10  |     |     | ns   |
| t <sub>w(2)</sub>  | WR inactive until any command active       |                 | 80  |     |     | ns   |
| t <sub>su(5)</sub> | (Read cycle) D[7:0] setup until RDY active |                 | 0   |     |     | ns   |
| t <sub>h(5)</sub>  | (Read cycle) D[7:0] hold after RD inactive |                 | 0   |     |     | ns   |
| t <sub>d</sub> (6) | Delay WR or RD inactive after RDY active   |                 | 0   |     |     | ns   |
| t <sub>w(3)</sub>  | WR, RD command pulse width                 |                 | 40  |     |     | ns   |



Figure 3-5. Parallel Host Interface B Timing

# 3.4.6 Parallel Host Interface C

|                    | PARAMETER                                   | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|--------------------|---------------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>su(6)</sub> | A[1:0],D[7:0], RD/WR, CS setup until DS low |                 | 5   |     |     | ns   |
| t <sub>h(6)</sub>  | A[1:0],D[7:0], RD/WR, CS hold after DS high |                 | 0   |     |     | ns   |
| t <sub>d(7)</sub>  | Delay RDY low after DS low                  |                 | 2   |     |     | ns   |
| t <sub>su(7)</sub> | (Read cycle) D[7:0] setup until RDY high    |                 | 20  |     |     | ns   |
| t <sub>h(7)</sub>  | (Read cycle) D[7:0] hold after DS high      |                 | 0   |     |     | ns   |



Figure 3–6. Parallel Host Interface C Timing

# 4 Mechanical Data

# PFP (S-PQFP-G80)

# PowerPAD™ PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. The package thermal performance may be enhanced by bonding the thermal pad to an external thermal plane. This pad is electrically and thermally connected to the backside of the die and possibly selected leads.
- E. Falls within JEDEC MS-026

PowerPAD is a trademark of Texas Instruments.

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated