## Wide-Bandwidth, DC RESTORATION CIRCUIT

## FEATURES

- PROPAGATION DELAY: 2.2ns
- BANDWIDTH: OTA: 750MHz

Comparator: $\mathbf{2 8 0 M H z}$

- LOW INPUT BIAS CURRENT: $-0.3 \mu \mathrm{~A}$
- SAMPLE/HOLD SWITCHING TRANSIENTS: +1/-7mV
- SAMPLE/HOLD

FEEDTHROUGH REJECTION: 100dB

- CHARGE INJECTION: 40fC
- HOLD COMMAND DELAY TIME: 3.8ns
- TTL/CMOS HOLD CONTROL


## DESCRIPTION

The SHC615 is a complete subsystem for very fast and precise DC restoration, offset clamping, and low frequency hum suppression of wideband amplifiers or buffers. Designed to stabilize the performance of video signals, it can also be used as a sample/hold amplifier, high-speed integrator, or peak detector for nanosecond pulses. A wideband Operational Transconductance Amplifier (OTA) with a high-impedance cascode current source output and fast sampling comparator set a new standard for high-speed applications. Both can be used as stand-alone circuits or combined to form a more complex signal processing stage. The self-biased, bipolar OTA can be viewed as an ideal voltage-controlled current source and is

## APPLICATIONS

- BROADCAST/HDTV EQUIPMENT
- TELECOMMUNICATIONS EQUIPMENT
- HIGH-SPEED DATA ACQUISITION
- CAD MONITORS/CCD IMAGE PROCESSING
- NANO SECOND PULSE INTEGRATOR/ PEAK DETECTORS
- PULSE CODE MODULATOR/ DEMODULATOR
- COMPLETE VIDEO DC LEVEL RESTORATION
- SAMPLE/HOLD AMPLIFIER
optimized for low input bias current. The sampling comparator has two identical high-impedance inputs and a current source output optimized for low output bias current and offset voltage; it can be controlled by a TTL-compatible switching stage within a few nanoseconds. The transconductance of the OTA and sampling comparator can be adjusted by an external resistor, allowing bandwidth, quiescent current, and gain tradeoffs to be optimized.
The SHC615 is available in SO-14 surface mount and 14 -pin plastic DIPs, and is specified over the extended temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.


[^0] Tel: (520) 746-1111 • Twx: 910-952-1111 • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132

## DC SPECIFICATIONS

At $V_{C C}= \pm 5 \mathrm{~V}, R_{\text {LOAD }}=100 \Omega, R_{Q}=300 \Omega, R_{I N}=150 \Omega$ and $T_{A}=+25^{\circ} \mathrm{C}$, unless otherwise specified.


## ELECTROSTATIC (IIA DISCHARGE SENSITIVITY

Any integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet published specifications.

EE

## DC SPECIFICATIONS (CONT)

At $V_{C C}= \pm 5 \mathrm{~V}, R_{\text {LOAD }}=1 \mathrm{k} \Omega, R_{Q}=300 \Omega$, and $T_{A}=+25^{\circ} \mathrm{C}$, unless otherwise specified.

| PARAMETER | CONDITIONS | SHC615AP, AU |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| COMPARATOR |  |  |  |  |  |
| INPUT BIAS CURRENT Initial vs Temperature |  |  | $\begin{gathered} 1.0 \\ -2.3 \end{gathered}$ | $\pm 5$ | $\begin{gathered} \mu \mathrm{A} \\ \mathrm{nA} /{ }^{\prime} \mathrm{C} \end{gathered}$ |
| C-OUTPUT BIAS CURRENT Initial vs Temperature |  |  | $\begin{aligned} & \pm 10 \\ & \pm 13 \end{aligned}$ | $\pm 50$ | $\underset{n \mathrm{n}^{\prime}{ }^{\prime \mathrm{C}}}{\underset{2}{ }}$ |
| INPUT IMPEDANCE Input Impedance |  |  | 0.2 |  | $\mathrm{M} \Omega$ |
| INPUT NOISE <br> Voltage Noise Density | $\mathrm{f}_{\text {OUT }}=100 \mathrm{kHz}$ to 100 MHz |  | 5 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| INPUT VOLTAGE RANGE Input Voltage Range Common-Mode Input Range |  |  | $\begin{aligned} & \pm 3.0 \\ & \pm 3.2 \end{aligned}$ |  | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| OUTPUT <br> Output Voltage Compliance C-Current Output C-Output Impedance Open-Loop Gain |  | $\pm 2.5$ | $\begin{gathered} \pm 3.5 \\ \pm 3.2 \\ 620 \\| 2 \\ 83 \end{gathered}$ |  | $\begin{gathered} \mathrm{v} \\ \mathrm{~mA} \\ \mathrm{k} \Omega \\| \mathrm{pF} \\ \mathrm{~dB} \end{gathered}$ |
| TRANSCONDUCTANCE Transconductance |  |  | 22 |  | $\mathrm{mA} / \mathrm{V}$ |
| HOLD CONTROL <br> Logic 1 Voltage Logic 0 Voltage Logic 1 Current Logic 0 Current | V Hold Control $=5.0 \mathrm{~V}$ <br> V Hold Control $=0.8 \mathrm{~V}$ | $\begin{gathered} +2 \\ 0 \end{gathered}$ | $\begin{gathered} 1 \\ 0.05 \end{gathered}$ | $\begin{gathered} +\mathrm{V}_{\mathrm{CC}}+0.6 \\ 0.8 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mu \mathrm{~A} \\ \mu \mathrm{~A} \end{gathered}$ |
| TRANSFER CHARACTERISTICS <br> Charge Injection Feedthrough Rejection | Track-To-Hold Hold Mode |  | $\begin{gathered} 40 \\ -100 \end{gathered}$ |  | $\begin{aligned} & \mathrm{fC} \\ & \mathrm{~dB} \end{aligned}$ |
| COMPLETE SHC615 |  |  |  |  |  |
| POWER SUPPLY <br> Rated Voltage Derated Performance Quiescent Current Quiescent Current Range | $\begin{gathered} \mathrm{R}_{\mathrm{Q}}=300 \Omega \\ \text { Programmable (Useful Range) } \end{gathered}$ | $\begin{aligned} & \pm 4.5 \\ & \pm 12 \end{aligned}$ | $\begin{gathered} \pm 5 \\ \pm 15 \\ \pm 3 \text { to } \pm 36 \end{gathered}$ | $\begin{gathered} \pm 5.5 \\ \pm 18 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{~mA} \\ \mathrm{~mA} \end{gathered}$ |
| TEMPERATURE RANGE <br> Operating <br> Storage |  | $\begin{aligned} & -40 \\ & -40 \end{aligned}$ |  | $\begin{gathered} +85 \\ +125 \end{gathered}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

## AC SPECIFICATIONS

At $\mathrm{V}_{\text {CC }}= \pm 5 \mathrm{~V}, R_{\text {LOAD }}=100 \Omega, R_{\text {SOURCE }}=50 \Omega, R_{Q}=300 \Omega$, and $T_{A}=+25^{\circ} \mathrm{C}$, unless otherwise specified.

| PARAMETER | CONDITIONS | SHC615AP, AU |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| FREQUENCY DOMAIN |  |  |  |  |  |
| OTA |  |  |  |  |  |
| $\begin{aligned} & \text { LARGE-SIGNAL BANDWIDTH } \\ & (-3 d B),(\mathrm{B}-\mathrm{to}-\mathrm{E}) \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=5.0 \mathrm{Vp-p} \\ & \mathrm{~V}_{\text {OUT }}=2.8 \mathrm{Vp-p} \\ & \mathrm{~V}_{\text {OUT }}=1.4 \mathrm{Vp-p} \end{aligned}$ |  | $\begin{aligned} & \hline 430 \\ & 540 \\ & 620 \\ & \hline \end{aligned}$ |  | MHz <br> MHz <br> MHz |
| SMALL-SIGNAL BANDWIDTH B-TO-E | E $\quad \mathrm{V}_{\text {Out }}=0.2 \mathrm{Vp}-\mathrm{p}$ |  | 520 |  | MHz |
| DIFFERENTIAL GAIN (B-TO-E) | $\begin{gathered} \mathrm{f}=4.43 \mathrm{MHz}, \mathrm{~V}_{\text {OUT }}=0.7 \mathrm{Vp}-\mathrm{p}, \\ \mathrm{R}_{\mathrm{L}}=150 \Omega \\ \mathrm{R}_{\mathrm{L}}=500 \Omega \end{gathered}$ |  | $\begin{aligned} & 1.8 \\ & 0.1 \end{aligned}$ |  | $\begin{aligned} & \% \\ & \% \end{aligned}$ |
| DIFFERENTIAL PHASE (B-TO-E) | $\begin{gathered} \mathrm{f}=4.43 \mathrm{MHz}, \mathrm{~V}_{\text {OUT }}=0.7 \mathrm{Vp}-\mathrm{p}, \\ \mathrm{R}_{\mathrm{L}}=150 \Omega \\ \mathrm{R}_{\mathrm{L}}=500 \Omega \end{gathered}$ |  | $\begin{aligned} & 0.07 \\ & 0.01 \end{aligned}$ |  | 。 |
| HARMONIC DISTORTION (B-TO-E) <br> Second Harmonic <br> Third Harmonic | $f=30 \mathrm{MHz}, \mathrm{V}_{\text {OUT }}=1.4 \mathrm{Vp}-\mathrm{p}$ |  | $\begin{aligned} & -50 \\ & -46 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dBc} \\ & \mathrm{dBc} \end{aligned}$ |
| LARGE SIGNAL BANDWIDTH (-3dB), (B-to-C) | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=5.0 \mathrm{Vp-p} \\ & \mathrm{~V}_{\text {OUT }}=2.8 \mathrm{Vp-p} \\ & \mathrm{~V}_{\text {OUT }}=1.4 \mathrm{Vp-p} \end{aligned}$ |  | $\begin{aligned} & 250 \\ & 580 \\ & 750 \end{aligned}$ |  | MHz <br> MHz <br> MHz |
| SMALL SIGNAL BANDWIDTH B-to-C | $\mathrm{V}_{\text {OUT }}=0.2 \mathrm{Vp}-\mathrm{p}$ |  | 680 |  | MHz |
| COMPARATOR | Sample Mode |  |  |  |  |
| BANDWIDTH (-3dB) | $\begin{aligned} & \mathrm{I}_{\text {OUT }}=4 \mathrm{mAp}-\mathrm{p} \\ & \mathrm{I}_{\text {OUT }}=2 \mathrm{mAp}-\mathrm{p} \\ & \mathrm{I}_{\text {OUT }}=1 \mathrm{mAp}-\mathrm{p} \end{aligned}$ |  | $\begin{aligned} & 240 \\ & 270 \\ & 280 \end{aligned}$ |  | MHz <br> MHz <br> MHz |
| TIME DOMAIN |  |  |  |  |  |
| OTA |  |  |  |  |  |
| RISE TIME | $\begin{gathered} \text { 2Vp-p Step, } 10 \% \text { to } 90 \% \\ \text { B-to-E } \\ \text { B-to-C } \end{gathered}$ |  | $\begin{aligned} & 1.1 \\ & 1.2 \end{aligned}$ |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| SLEW RATE | $\begin{array}{r} 2 \mathrm{Vp}-\mathrm{p}, \mathrm{~B}-\mathrm{to}-\mathrm{E} \\ \mathrm{~B}-\mathrm{to}-\mathrm{C} \\ 5 \mathrm{Vp}-\mathrm{p}, \mathrm{~B}-\mathrm{to}-\mathrm{E} \\ \mathrm{~B}-\mathrm{to}-\mathrm{C} \end{array}$ |  | $\begin{aligned} & 1800 \\ & 1700 \\ & 3300 \\ & 3000 \end{aligned}$ |  | V/ $\mu \mathrm{s}$ <br> V/us <br> V/us <br> V/us |
| COMPARATOR |  |  |  |  |  |
| RISE TIME <br> (Sample Mode) <br> SLEW RATE <br> (Sample Mode) | $\left\lvert\, \begin{gathered} 10 \% \text { to } 90 \%, R_{L}=50 \Omega, \mathrm{I}_{\text {OUT }}= \pm 2 \mathrm{~mA} \\ C_{\text {LOAD }}=1 \mathrm{pF} \\ 10 \% \text { to } 90 \%, R_{\mathrm{L}}=50 \Omega, \mathrm{I}_{\text {OUT }}= \pm 2 \mathrm{~mA} \\ \mathrm{C}_{\text {LOAD }}=1 \mathrm{pF} \end{gathered}\right.$ |  | $\begin{aligned} & 2.5 \\ & 0.95 \end{aligned}$ |  | ns $\mathrm{mA} / \mathrm{ns}$ |
| DYNAMIC CHARACTERISTICS <br> Propagation Delay Time Propagation Delay Time Delay Time | $\begin{gathered} \mathrm{t}_{\text {PDH }}, \mathrm{V}_{\mathrm{OD}}=200 \mathrm{mV} \\ \mathrm{t}_{\text {PDL }}, \mathrm{V}_{\mathrm{OD}}=200 \mathrm{mV} \\ \text { Sample-to-Hold } \\ \text { Hold-to-Sample } \end{gathered}$ |  | $\begin{gathered} 2.2 \\ 2.15 \\ 3.8 \\ 3.0 \end{gathered}$ |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |



| DIE PAD | FUNCTION |
| :---: | :---: |
| 1 | $\mathrm{I}_{Q}$ Adjust |
| 2 | OTA-Emitter |
| 3 | OTA-Base |
| 4 | CHOLD |
| 5 | -5V Supply, Analog |
| 6 | -5V Supply, Digital |
| 7 | Hold Control |
| 8 | Ground |
| 9 | S/H In+ |
| 10 | S/H In- |
| 11 | $\mathrm{I}_{\text {OUT }}$, OTA-Collector |
| 12 | +5V Supply, Analog |
| 13 | +5V Supply, Digital |

Substrate Bias: Negative Supply.
Wire Bonding: Gold wire bonding is recommended.

MECHANICAL INFORMATION

|  | MILS (0.001") | MILLIMETERS |
| :--- | :---: | :---: |
| Die Size | $73 \times 81, \pm 5$ | $1.86 \times 2.06, \pm 0.13$ |
| Die Thickness | $14, \pm 1$ | $0.55, \pm 0.025$ |
| Min. Pad Size | $4 \times 4$ | $0.10 \times 0.10$ |
| Backing: Titanium | $0.02,+0.05,-0.0$ | $0.0005,+0.0013,-0.0$ |
| Gold | $0.30, \pm 0.05$ | $0.0076, \pm 0.0013$ |

SHC615 DIE TOPOGRAPHY

## ABSOLUTE MAXIMUM RATINGS

| Power Supply Voltage ( $\pm \mathrm{V}_{\mathrm{CC}}$ ) .................................................... $\pm 6 \mathrm{~V}$ |  |
| :---: | :---: |
| Input Voltage ${ }^{(1)}$ | $\pm \mathrm{V}_{\text {CC }} \pm 0.7 \mathrm{~V}$ |
| Operating Temperature | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Junction Temperature | ...... $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (soldering, 10s) | ........... $+300^{\circ} \mathrm{C}$ |
| Hold Control ..... | V to +V cc +0.7 V |

NOTE: (1) Inputs are internally diode-clamped to $\pm \mathrm{V}_{\mathrm{CC}}$.

## PIN CONFIGURATION



PACKAGE INFORMATION

| MODEL | PACKAGE | PACKAGE DRAWING <br> NUMBER $^{(1)}$ |
| :--- | :---: | :---: |
| SHC615AP | Plastic 14-Pin DIP | 010 |
| SHC615AU | SO 14-Pin Surface Mount | 235 |

NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix D of Burr-Brown IC Data Book.

## ORDERING INFORMATION

| MODEL | PACKAGE | TEMPERATURE |
| :--- | :---: | :---: |
| SHC615AP | Plastic 14-Pin DIP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| SHC615AU | SO 14-Pin Surface Mount | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |

## BLOCK DIAGRAM



## TYPICAL PERFORMANCE CURVES

$\mathrm{R}_{\mathrm{Q}}=300 \Omega, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{cc}}= \pm 5 \mathrm{~V}$ unless otherwise noted.



## OPERATIONAL TRANSCONDUCTANCE AMPLIFIER






## TYPICAL PERFORMANCE CURVES (CONt)

$R_{Q}=300 \Omega, T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}= \pm 5 \mathrm{~V}$ unless otherwise noted.







## TYPICAL PERFORMANCE CURVES (Cont)

$R_{Q}=300 \Omega, T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}= \pm 5 \mathrm{~V}$ unless otherwise noted.







二乃?

## TYPICAL PERFORMANCE CURVES (CONT)

$R_{Q}=300 \Omega, T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{cc}}= \pm 5 \mathrm{~V}$ unless otherwise noted.





SAMPLING COMPARATOR



## TYPICAL PERFORMANCE CURVES (CONt)

$\mathrm{R}_{\mathrm{Q}}=300 \Omega, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}= \pm 5 \mathrm{~V}$ unless otherwise noted.







## TYPICAL PERFORMANCE CURVES (CONT)

$R_{Q}=300 \Omega, T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{cc}}= \pm 5 \mathrm{~V}$ unless otherwise noted.






COMPARATOR RESPONSE TO A 10ns ANALOG INPUT PULSE


## TYPICAL PERFORMANCE CURVES (CONT)

$\mathrm{R}_{\mathrm{Q}}=300 \Omega, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}= \pm 5 \mathrm{~V}$ unless otherwise noted.







## DISCUSSION OF PERFORMANCE

The SHC615, which contains a wideband Operational Transconductance Amplifier and a fast sampling comparator, represents a complete subsystem for very fast and precise DC restoration, offset clamping and correction to GND or to an adjustable reference voltage, and low frequency hum suppression of wideband operational or buffer amplifiers.
Although the IC was designed to improve or stabilize the performance of complex, wideband video signals, it can also be used as a sample and hold amplifier, high-speed integrator, peak detector for nanosecond pulses, or demodulator or modulator for pulse code transmission systems. A wideband Operational Transconductance Amplifier (OTA) with a highimpedance cascode current source output and a fast and precise sampling comparator set a new standard for highspeed sampling applications.
Both can be used as stand-alone circuits or combined to create more complex signal processing stages like sample and hold amplifiers. The SHC615 simplifies the design of input amplifiers with high hum suppression, clamping or DC-restoration stages in professional broadcast equipment, high-resolution CAD monitors and information terminals, signal processing stages for the energy and peak value of small and fast nanoseconds pulses, and eases the design of high-speed data acquisition systems behind a CCD sensor or in front of an analog-to-digital converter.

An external resistor, $\mathrm{R}_{\mathrm{Q}}$, allows the user to set the quiescent current. $\mathrm{R}_{\mathrm{Q}}$ is connected from Pin 1 ( $\mathrm{I}_{\mathrm{Q}}$ adjust) to $-\mathrm{V}_{\mathrm{CC}}$. It determines the operating currents of both the OTA and comparator sections and controls the bandwidth and AC behavior as well as the transconductance of both sections. Besides the quiescent current setting feature, the Propor-tional-to-Absolute-Temperature (PTAT) supply increases the quiescent current vs temperature and keeps it constant over a wide range of input voltages. This variation holds the transconductance $g_{m}$ of the OTA and comparator relatively constant vs temperature. The circuit parameters listed in the specification table are measured with $\mathrm{R}_{\mathrm{Q}}$ set to $300 \Omega$, giving a nominal quiescent current at $\pm 15 \mathrm{~mA}$. The circuit can be totally switched-off with a current flowing into Pin 1.

## OPERATIONAL TRANSCONDUCTANCE AMPLIFIER (OTA)

## SECTION AND OVERVIEW

The symbol for the OTA section is similar to that of a bipolar transistor, and the self-based OTA can be viewed as a quasi-ideal transistor or as a voltage-controlled current source. Application circuits for the OTA look and operate much like transistor circuits-the bipolar transistor, also, is a voltage-controlled current source. Like a transistor, it has three terminals: a high-impedance input (base) optimized for a low input bias current of $0.3 \mu \mathrm{~A}$, a low-impedance input/
output (emitter), and the high-impedance current output (collector).
The OTA consists of a complementary buffer amplifier and a subsequent complementary current mirror. The buffer amplifier features a Darlington output stage and the current mirror has a cascoded output. The addition of this cascode circuitry increases the current source output resistance to $1 \mathrm{M} \Omega$ and the open-loop gain to typically 96 dB . Both features improve the OTAs linearity and drive capabilities. Any bipolar input voltage at the high impedance base has the same polarity and signal level at the low impedance buffer or emitter output. For the open-loop diagrams the emitter is connected to GND and then the collector current is determined by the product voltage between base and emitter times the transconductance. In application circuits (Figure $2 b$.), a resistor $R_{E}$ between emitter and GND is used to set the OTA transfer characteristics. The following formulas describe the most important relationships. $\mathrm{r}_{\mathrm{E}}$ is the output impedance of the buffer amplifier (emitter) or the reciprocal of the OTA transconductance. Above $\pm 5 \mathrm{~mA}$, collector current, $I_{C}$, will be slightly less than indicated by the formula.

$$
I_{C}=\frac{V_{I N}}{r_{E}+R_{E}} \quad R_{E}=\frac{V_{I N}}{I_{C}}-r_{E}
$$

The $R_{E}$ resistor may be bypassed by a relatively large capacitor to maintain high AC gain. The parallel combination of $R_{E}$ and this large capacitor form a high pass filter enhancing the high frequency gain. Other cases may require a RC compensation network parallel to $\mathrm{R}_{\mathrm{E}}$ to optimize the high-frequency response. The full power bandwidth measured at the emitter achieves 620 MHz . The frequency response of the collector is directly related to the resistor's value between collector and GND; it decreases with increasing resistor values, because it forms a low-pass network with the OTA C-output capacitance.
Figure 1 shows a simplified block and circuit diagram of the SHC615 OTA. Both the emitter and the collector outputs offer a drive capability of $\pm 20 \mathrm{~mA}$ for driving low impedance lines or inputs. Connecting the collector to the emitter in a direct-feedback buffer configuration increases the drive capability to $\pm 40 \mathrm{~mA}$. The emitter output is not current-limited or protected. Momentary shorts to GND should be avoided, but are unlikely to cause permanent damage.

While the OTA's function and labeling looks similar to that of transistors, it offers essential distinctive differences and improvements: 1) The collector current flows out of the C terminal for a positive B -to-E input voltage and into it for negative voltages; 2) A common emitter amplifier operates in non-inverting mode while the common base operates in inverting mode; 3) The OTA is far more linear than a bipolar transistor; 4) The transconductance can be adjusted with an external resistor; 5) Due to the PTAT biasing characteristic the quiescent current increases as shown in the typical performance curve vs temperature and keeps the AC performance constant; 6) The OTA is self-biased and bipolar; and, 7) The output current is zero for zero differential input voltages. AC inputs centered at zero produce an output current centered at zero.


FIGURE 1. a) Simplified Block; and, b) Circuit Diagram of the OTA Section.


FIGURE 2. a) Common Emitter Amplifier Using a Discrete Transistor; b) Common-E Amplifier Using the OTA Portion of the SHC615.

## BASIC APPLICATIONS CIRCUITS

Most application circuits for the OTA section consist of a few basic types which are best understood by analogy to discrete transistor circuits. Just as the transistor has three basic operating modes-common emitter, common base, and common collector-the OTA has three equivalent operating modes common-E, common-B, and common-C (See Figures 2, 3 and 4). Figure 2 shows the OTA connected as
a Common-E amplifier which is equivalent to a common emitter transistor amplifier. Input and output can be ground referenced without any biasing. Due to the sense of the output current, the amplifier is non-inverting.
Figure 4 shows the common-B amplifier. This configuration produces an inverting gain, and the input is low-impedance. When a high impedance input is needed, it can be created by inserting a buffer amplifier like BUF600 in series.


FIGURE 3. a) Common Collector Amplifier Using a Discrete Transistor; b) Common-C Amplifier Using the OTA Portion of the SHC615.

## SAMPLING COMPARATOR

The SHC615 sampling comparator features a very short 2.2 ns propagation delay and utilizes a new switching circuit architecture to achieve excellent speed and precision.

It provides high impedance inverting and non-inverting inputs, a high-impedance current source output and a TTL-CMOS-compatible Hold Control Input.
The sampling comparator consists of an operational transconductance amplifier (OTA), a buffer amplifier, and a subsequent switching circuit. The OTA and buffer amplifier are directly tied together at the buffer outputs to provide the two identical high-impedance inputs and high open-loop transconductance. Even a small differential input voltage multiplied with the high transconductance results in an output cur-rent-positive or negative-depending upon the input polarity. This is similar to the low or high status of a conventional comparator. The current source output features high output impedance, output bias compensation, and is optimized for charging a capacitor in DC restoration, nanosecond integrators, peak detectors and S/H circuits. The typical comparator output current is $\pm 3.2 \mathrm{~mA}$ and the output bias current is minimized to typically $\pm 10 \mu \mathrm{~A}$ in the sampling mode.
This innovative circuit achieves the slew rate representatives of an open-loop design. In addition, the acquisition slew current for a hold or storage capacitor is higher than standard diode bridge and switch configurations, removing a main contributor to the limits of maximum sampling rate and input frequency.
The switching circuits in the SHC615 use current steering (versus voltage switching) to provide improved isolation between the switch and analog sections. This results in low aperture time sensitivity to the analog input signal, reduced power supply and analog switching noise. Sample-to-hold peak switching is 40 fC .

(B) Common-B Amplifier

FIGURE 4. a) Common Base Amplifier Using a Discrete Transistor; b) Common-B Amplifier Using the OTA Portion of the SHC615.

The additional offset voltage or switching transient induced on a capacitor at the current source output by the switching charge can be determined by the following formula:

$$
\operatorname{Offset}(\mathrm{V})=\frac{\operatorname{Charge}(\mathrm{pC})}{\mathrm{C}_{\mathrm{H}} \operatorname{Total}(\mathrm{pF})}
$$

The switching stage input is insensitive to the low slew rate performance of the hold control command and compatible with TTL/CMOS logic levels. With a TTL logic high, the comparator is active, comparing the two input voltages and varying the output current accordingly. With a TTL logic low, the comparator output is switched off.

## APPLICATION INFORMATION

The SHC 615 operates from $\pm 5 \mathrm{~V}$ power supplies ( $\pm 6 \mathrm{~V}$ maximum). Do not attempt to operate with larger power supply voltages or permanent damage may occur.
Inputs of the SHC615 are protected with internal diode clamps as shown in Figure 1. These protection diodes can safely conduct 10 mA continuously ( 30 mA peak). If input voltages can exceed the power supply voltages by 0.7 V , the input signal current must be limited.

## BASIC CONNECTIONS

Figure 6 shows the basic connections required for operation. These connections are not shown in subsequent circuit diagrams. Power supply bypass capacitors should be located as close as possible to the device pins. Solid tantalum capacitors are generally best. See "Circuit Layout" at the end of the applications discussion for further suggestions on layout.

If the high speed TTL-hold command signal goes negative due to reflections for AC-coupling, the hold control input must be protected by an external reverse bias diode to ground as shown in Figure 6.

## CIRCUIT LAYOUT

The high-frequency performance of the SHC615 can be greatly affected by the physical layout of the printed circuit board. The following tips are offered as suggestions, not as absolute requirements. Oscillations, ringing, poor bandwidth, poor settling, and peaking are all typical problems that
plague high-speed components when they are used incorrectly.

- Bypass power supplies very close to the device pins. Use tantalum chip capacitors (approximately $2.2 \mu \mathrm{~F}$ ); parallel 470 pF and/or 10 nF ceramic chip capacitors may be added if desired. Surface mount types are recommended because of their low lead inductance. Supply bypassing is extremely critical at high frequencies and when driving high current loads.
- PC board traces for power lines should be wide to reduce impedance.


FIGURE 5. a) Simplified Block Diagram; and, b) Circuit Diagram of the Sampling Comparator which Includes the Sampling Operational Transconductance Amplifier (SOTA) and the Switching Stage.

- Make short, low-inductance traces. The entire physical circuit should be as small as possible.
- Use a low-impedance ground plane on the component side to ensure that a low-impedance ground is available throughout the layout.
- Do not extend the ground plane under high-impedance nodes sensitive to stray capacitances such as the amplifier's input terminals.
- Sockets are not recommended since they add significant inductance and parasitic capacitance. If sockets are required, use zero-profile sockets.
- Use low-inductance, surface-mount components. Surfacemount components offer the best AC performance.
- A resistor of 100 to $250 \Omega$ in series with the high-impedance inputs is recommended to reduce peaking.
- Plug-in prototype boards and wire-wrap boards will not function well. A clean layout using RF techniques is essential-there are no shortcuts.
- Terminate transmission line loads. Unterminated lines, such as box cables, can appear to the amplifier to be a capacitive or inductive load. By terminating a transmission line with its characteristic impedance, the amplifier's load then appears purely resistive.
- Protect the hold control input with an external diode if necessary.


FIGURE 6. Basic Connections

## TYPICAL APPLICATIONS



FIGURE 7. Complete DC Restoration System.


FIGURE 9. Clamped Video/RF Amplifier.


FIGURE 8. DC Restoration of a Buffer Amplifier.


FIGURE 10. Sample/Hold Amplifier.


FIGURE 11. Integrator for ns-Pulses.


FIGURE 13. CCD Analog Front-End.


FIGURE 12. Fast Pulse Peak Detector.


FIGURE 14. Phase Detector For Fast PLL-Systems.


[^0]:    International Airport Industrial Park • Mailing Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706

