



# PCM3000 PCM3001

Stereo Audio CODEC 18-BITS, SERIAL INTERFACE

## **FEATURES**

- MONOLITHIC 18-BIT  $\Delta \Sigma$  ADC AND DAC
- 16 OR 18-BIT INPUT/OUTPUT DATA

# STEREO ADC: Single-ended Voltage Input 64X Oversampling High Performance: -88dB THD+N 94dB SNR 94dB Dynamic Range

Digital High-Pass Filter

- STEREO DAC: Single-ended Voltage Output Analog Low Pass Filter
   8X Oversampling Digital Filter
   High Performance: -90dB THD+N
   98dB SNR
  - 97dB Dynamic Range
- SPECIAL FEATURES (PCM3000): Digital De-emphasis
   Digital Attenuation (256 Steps)
   Soft Mute
   Analog Loop Back
- SAMPLE RATE: 32kHz, 44.1kHz, 48kHz
- SYSTEM CLOCK: 256fs, 384fs, 512fs
- SINGLE +5V POWER SUPPLY
- SMALL PACKAGE: 28-Pin SSOP

## DESCRIPTION

The PCM3000/3001 is a low cost single chip stereo audio CODEC (analog-to-digital and digital-to-analog converter) with single-ended analog voltage input and output.

Both ADCs and DACs employ delta-sigma modulation with 64X oversampling. The ADCs include a digital decimation filter and the DACs include an 8X oversampling digital interpolation filter. The DACs also include digital attenuation, de-emphasis, infinite zero detection and soft mute to form a complete subsystem. PCM3000/3001 operates with left-justified, right-justified, I<sup>2</sup>S or DSP data formats.

PCM3000 can be bit-mapped with a 3-wire serial interface for special features and data formats. PCM3001 can be pin-programmed for data formats.

Fabricated on a highly advanced 0.6µ CMOS process, PCM3000/3001 is suitable for a wide variety of costsensitive consumer applications where good performance is required. Applications include sampling keyboards, digital mixers, mini-disc recorders, hard-disk recorders, karaoke systems, DSP-based car stereo, DAT recorders, and video conferencing.



International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 • Tel: (520) 746-1111 • Twx: 910-952-1111 Internet: http://www.burr-brown.com/ • FAXLine: (800) 548-6133 (US/Canada Only) • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132

# **SPECIFICATIONS**

All specifications at +25°C, V<sub>DD</sub> = V<sub>CC</sub> = +5V, f<sub>S</sub> = 44.1kHz, SYSCLK = 384f<sub>S</sub>, CLKIO Input, 18-bit data, unless otherwise noted.

|                                                     |                                       | P                      | PCM3000E/3001E      |                        |              |  |  |
|-----------------------------------------------------|---------------------------------------|------------------------|---------------------|------------------------|--------------|--|--|
| PARAMETER                                           | CONDITIONS                            | MIN                    | ТҮР                 | MAX                    | UNITS        |  |  |
| DIGITAL INPUT/OUTPUT                                |                                       |                        |                     |                        |              |  |  |
| Input Logic                                         |                                       |                        |                     |                        |              |  |  |
| Input Logic Level: V <sub>IH</sub> <sup>(1)</sup>   |                                       | 2.0                    |                     |                        | VDC          |  |  |
| V <sub>II</sub> (1)                                 |                                       |                        |                     | 0.8                    | VDC          |  |  |
| Input Logic Current: IIN <sup>(2)</sup>             |                                       |                        |                     | ±1                     | μA           |  |  |
| Input Logic Current: I <sub>IN</sub> <sup>(3)</sup> |                                       |                        |                     | -120                   | μΑ           |  |  |
| Input Logic Level: V <sub>IH</sub> <sup>(4)</sup>   |                                       | 0.64 x V <sub>DD</sub> |                     |                        | VDC          |  |  |
| V <sub>II</sub> <sup>(4)</sup>                      |                                       |                        |                     | 0.28 x V <sub>DD</sub> | VDC          |  |  |
| Input Logic Current: I <sub>IN</sub> <sup>(4)</sup> |                                       |                        |                     | ±40                    | μA           |  |  |
| Output Logic                                        |                                       |                        |                     |                        |              |  |  |
| Output Logic Level: V <sub>OH</sub> <sup>(5)</sup>  | $I_{OUT} = -1.6mA$                    | 4.5                    |                     |                        | VDC          |  |  |
| V <sub>OI</sub> <sup>(5)</sup>                      | $I_{OUT} = +3.2 \text{mA}$            |                        |                     | 0.5                    | VDC          |  |  |
| Output Logic Level: V <sub>OH</sub> <sup>(6)</sup>  | $I_{OUT} = -3.2 \text{mA}$            | 4.5                    |                     |                        | VDC          |  |  |
| V <sub>OL</sub> <sup>(6)</sup>                      | $I_{OUT} = +3.2mA$                    |                        |                     | 0.5                    | VDC          |  |  |
| CLOCK FREQUENCY                                     |                                       |                        |                     |                        |              |  |  |
| Sampling Frequency (f <sub>S</sub> )                |                                       | 32                     | 44.1                | 48                     | kHz          |  |  |
| System Clock Frequency                              | 256f <sub>S</sub>                     | 8,1920                 | 11.2896             | 12.2880                | MHz          |  |  |
|                                                     | 384f <sub>S</sub>                     | 12.2880                | 16.9344             | 18.4320                | MHz          |  |  |
|                                                     | 512f <sub>S</sub>                     | 16.3840                | 22.5792             | 24.5760                | MHz          |  |  |
| ADC CHARACTERISTICS                                 | , , , , , , , , , , , , , , , , , , , |                        |                     |                        |              |  |  |
| RESOLUTION                                          |                                       | 18                     |                     |                        | Bits         |  |  |
| DC ACCURACY                                         |                                       |                        |                     |                        |              |  |  |
| Gain Mismatch Channel-to-Channel                    |                                       |                        | ±1.0                | ±5.0                   | % of FSR     |  |  |
| Gain Error                                          |                                       |                        | ±2.0                | ±5.0                   | % of FSR     |  |  |
| Gain Drift                                          |                                       |                        | ±20                 |                        | ppm of FSR/% |  |  |
| Bipolar Zero Error                                  | High-Pass Filter Off <sup>(7)</sup>   |                        | ±1.7                |                        | %of FSR      |  |  |
| Bipolar Zero Drift                                  | High-Pass Filter Off <sup>(7)</sup>   |                        | ±20                 |                        | ppm of FSR/° |  |  |
| DYNAMIC PERFORMANCE <sup>(8)</sup>                  | -                                     |                        |                     |                        |              |  |  |
| THD+N: $V_{IN} = -0.5$ dB                           | f = 1kHz                              |                        | -88                 | -80                    | dB           |  |  |
| $V_{IN} = -60 dB$                                   | f = 1kHz                              |                        | 51                  |                        | dB           |  |  |
| Dynamic Range                                       | f = 1 kHz, A-Weighted                 | 90                     | 94                  |                        | dB           |  |  |
| Signal-to-Noise Ratio                               | f = 1  kHz,  A-Weighted               | 90                     | 94                  |                        | dB           |  |  |
| Channel Separation                                  |                                       | 88                     | 92                  |                        | dB           |  |  |
| DIGITAL FILTER PERFORMANCE <sup>(8)</sup>           |                                       |                        |                     |                        |              |  |  |
| Passband                                            |                                       |                        |                     | 0.454f <sub>S</sub>    | Hz           |  |  |
| Stopband                                            |                                       | 0.583f <sub>S</sub>    |                     | 5                      | Hz           |  |  |
| Passband Ripple                                     |                                       | 3                      |                     | ±0.05                  | dB           |  |  |
| Stopband Attenuation                                |                                       | -65                    |                     |                        | dB           |  |  |
| Delay Time (Latency)                                |                                       |                        | 17.4/f <sub>S</sub> |                        | sec          |  |  |
| DIGITAL HIGH PASS FILTER RESPONSE                   |                                       |                        |                     | 1                      |              |  |  |
| –3dB Frequency                                      |                                       |                        | 0.019f <sub>s</sub> |                        | mHz          |  |  |
| ANALOG INPUT                                        |                                       |                        |                     |                        |              |  |  |
| Voltage Range                                       | 0dB (Full Scale)                      |                        | 2.9                 |                        | Vp-p         |  |  |
| Center Voltage                                      |                                       |                        | 2.1                 |                        | V            |  |  |
| Input Impedance                                     |                                       |                        | 15                  |                        | ν<br>kΩ      |  |  |
| ANTI-ALIASING FILTER                                |                                       |                        | .0                  |                        | 1.22         |  |  |
| –3dB Frequency                                      | C <sub>EXT</sub> = 470pF              |                        | 170                 | 1                      | kHz          |  |  |

NOTES: (1) Pins 16, 17, 18, 22, 25, 26, 27, 28: LRCIN, BCKIN, DIN, CLKIO, MC/FMT2, MD/FMT1, ML/FMT0, RSTB. (2) Pins 16, 17, 18, 22: LRCIN, BCKIN, DIN, CLKIO (Schmitt Trigger Input). (3) Pins 25, 26, 27, 28: MC/FMT2, MD/FMT1, ML/FMT0, RSTB (Schmitt Trigger Input, 70kΩ Internal Pull-Up Resistor). (4) Pin 20: XTI. (5) Pins 19, 22: DOUT, CLKIO. (6) Pin 21: XTO. (7) High Pass Filter disabled (PCM3000 only) to measure DC offset. (8) f<sub>IN</sub> = 1kHz, using Audio Precision System II, rms mode with 20kHz LPF, 400Hz HPF used for performance calculation. (9) With no load on XTO and CLKIO.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.

2



# SPECIFICATIONS (CONT)

All specifications at +25°C, V<sub>DD</sub> = V<sub>CC</sub> = 5V, f<sub>S</sub> = 44.1kHz, SYSCLK = 384f<sub>S</sub>, CLKIO Input, 18-bit data, unless otherwise noted.

|                                                                                                                                                                                             |                                               | F                          | CM3000E/3001                                         | E                            |                                                                    |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------------------|------------------------------------------------------|------------------------------|--------------------------------------------------------------------|--|
| PARAMETER                                                                                                                                                                                   | CONDITIONS                                    | MIN                        | TYP                                                  | MAX                          | UNITS                                                              |  |
| DAC CHARACTERISTICS                                                                                                                                                                         |                                               |                            |                                                      |                              |                                                                    |  |
| RESOLUTION                                                                                                                                                                                  |                                               | 18                         |                                                      |                              | Bits                                                               |  |
| DC ACCURACY<br>Gain Mismatch Channel-to-Channel<br>Gain Error<br>Gain Drift<br>Bipolar Zero Error<br>Bipolar Zero Drift                                                                     |                                               |                            | $\pm 1.0 \\ \pm 1.0 \\ \pm 20 \\ \pm 1.0 \\ \pm 20 $ | ±5.0<br>±5.0                 | % of FSR<br>% of FSR<br>ppm of FSR/°C<br>% of FSR<br>ppm of FSR/°C |  |
| DYNAMIC PERFORMANCE <sup>(8)</sup><br>THD+N: V <sub>OUT</sub> = 0dB (Full Scale)<br>V <sub>OUT</sub> = -60dB<br>Dynamic Range<br>Signal-to-Noise Ratio (Idle Channel)<br>Channel Separation | A-Weighted<br>A-Weighted                      | 90<br>92<br>90             | -90<br>-34<br>97<br>98<br>95                         | -80                          | dB<br>dB<br>dB<br>dB<br>dB                                         |  |
| DIGITAL FILTER PERFORMANCE<br>Passband<br>Stopband<br>Passband Ripple<br>Stopband Attenuation<br>Delay Time                                                                                 |                                               | 0.555f <sub>S</sub><br>–35 | 11.1/f <sub>S</sub>                                  | 0.445f <sub>S</sub><br>±0.17 | Hz<br>Hz<br>dB<br>dB<br>sec                                        |  |
| ANALOG OUTPUT<br>Voltage Range<br>Center Voltage<br>Load Impedance<br>ANALOG LOW PASS FILTER                                                                                                | AC Load                                       | 5                          | 0.62 x V <sub>CC</sub><br>0.5 x V <sub>CC</sub>      |                              | Vp-p<br>VDC<br>kΩ                                                  |  |
| Frequency Response                                                                                                                                                                          | f = 20kHz                                     |                            | -0.16                                                |                              | dB                                                                 |  |
| POWER SUPPLY REQUIREMENTS         Voltage Range: $V_{CC}$ $V_{DD}$ Supply Current: $+I_{CC}$ , $+I_{DD}^{(9)}$ Power Dissipation                                                            | $V_{CC} = V_{DD} = 5V$ $V_{CC} = V_{DD} = 5V$ | 4.5<br>4.5                 | 5<br>5<br>32<br>160                                  | 5.5<br>5.5<br>50<br>250      | VDC<br>VDC<br>mA<br>mW                                             |  |
| TEMPERATURE RANGE<br>Operation<br>Storage                                                                                                                                                   |                                               | -25<br>-55                 |                                                      | +85<br>+125                  | °C<br>℃                                                            |  |

#### PACKAGE INFORMATION

| PRODUCT        | PACKAGE     | PACKAGE DRAWING<br>NUMBER <sup>(1)</sup> |
|----------------|-------------|------------------------------------------|
| PCM3000E/3001E | 28-Pin SSOP | 324                                      |

NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book.

## ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **ABSOLUTE MAXIMUM RATINGS**

| <b>a</b> 1.14.15                                          |                                                     |
|-----------------------------------------------------------|-----------------------------------------------------|
| Supply Voltage                                            |                                                     |
| +V <sub>DD</sub> , +V <sub>CC</sub> 1, +V <sub>CC</sub> 2 | +6.5V                                               |
| Supply Voltage Differences                                | ±0.1V                                               |
| GND Voltage Differences                                   | ±0.1V                                               |
| Digital Input Voltage                                     | 0.3 to V <sub>DD</sub> + 0.3V                       |
| Analog Input Voltage                                      | –0.3 to V <sub>CC</sub> 1, V <sub>CC</sub> 2 + 0.3V |
| Power Dissipation                                         |                                                     |
| Input Current                                             | ±10mA                                               |
| Operating Temperature Range                               | –25°C to +85°C                                      |
| Storage Temperature                                       | –55°C to +125°C                                     |
| Lead Temperature (soldering, 5s)                          |                                                     |
| (reflow, 10s)                                             | +235°C                                              |
| Thermal Resistance, $\theta_{JA}$                         |                                                     |



#### PIN CONFIGURATION—PCM3000

| Top View |                    |                    |    | SSOP |
|----------|--------------------|--------------------|----|------|
|          |                    |                    |    |      |
| 1        | V <sub>IN</sub> L  | RSTB               | 28 |      |
| 2        | V <sub>cc</sub> 1  | ML                 | 27 |      |
| 3        | AGND1              | MD                 | 26 |      |
| 4        | V <sub>REF</sub> L | MC                 | 25 |      |
| 5        | V <sub>REF</sub> R | DGND               | 24 |      |
| 6        | V <sub>IN</sub> R  | V <sub>DD</sub>    | 23 |      |
| 7        | C <sub>IN</sub> PR | CLKIO              | 22 |      |
| 8        | C <sub>IN</sub> NR | XTO                | 21 |      |
| 9        | C <sub>IN</sub> NL | XTI                | 20 |      |
| 10       | C <sub>IN</sub> PL | DOUT               | 19 |      |
| 11       | VCOM               | DIN                | 18 |      |
| 12       | V <sub>OUT</sub> R | BCKIN              | 17 |      |
| 13       | AGND2              | LRCIN              | 16 |      |
| 14       | V <sub>cc</sub> 2  | V <sub>OUT</sub> L | 15 |      |
|          | L                  |                    | 1  |      |

#### PIN CONFIGURATION—PCM3001

| Top View |                    |                    | SSOP |
|----------|--------------------|--------------------|------|
|          |                    |                    |      |
|          |                    | DOTD               | 28   |
| 1        | V <sub>IN</sub> L  | RSTB               | 28   |
| 2        | V <sub>CC</sub> 1  | FMT0               | 27   |
| 3        | AGND1              | FMT1               | 26   |
| 4        | V <sub>REF</sub> L | FMT2               | 25   |
| 5        | $V_{REF}R$         | DGND               | 24   |
| 6        | V <sub>IN</sub> R  | V <sub>DD</sub>    | 23   |
| 7        | C <sub>IN</sub> PR | CLKIO              | 22   |
| 8        | C <sub>IN</sub> NR | хто                | 21   |
| 9        | C <sub>IN</sub> NL | ХТІ                | 20   |
| 10       | C <sub>IN</sub> PL | DOUT               | 19   |
| 11       | VCOM               | DIN                | 18   |
| 12       | V <sub>OUT</sub> R | BCKIN              | 17   |
| 13       | AGND2              | LRCIN              | 16   |
| 14       | V <sub>CC</sub> 2  | V <sub>OUT</sub> L | 15   |
|          |                    |                    |      |

#### PIN ASSIGNMENTS PCM3000/3001

| PIN | NAME               | I/O | DESCRIPTION                                                                             |
|-----|--------------------|-----|-----------------------------------------------------------------------------------------|
| 1   | V <sub>IN</sub> L  | IN  | ADC Analog Input, Lch                                                                   |
| 2   | V <sub>CC</sub> 1  | —   | ADC Analog Power Supply                                                                 |
| 3   | AGND1              | —   | ADC Analog Ground                                                                       |
| 4   | V <sub>REF</sub> L | —   | ADC Input Reference, Lch                                                                |
| 5   | $V_{REF}R$         | —   | ADC Input Reference, Rch                                                                |
| 6   | V <sub>IN</sub> R  | IN  | ADC Analog Input, Rch                                                                   |
| 7   | C <sub>IN</sub> PR | —   | ADC Anti-alias Filter Capacitor (+), Rch                                                |
| 8   | C <sub>IN</sub> NR | —   | ADC Anti-alias Filter Capacitor (-), Rch                                                |
| 9   | C <sub>IN</sub> NL | —   | ADC Anti-alias Filter Capacitor (-), Lch                                                |
| 10  | C <sub>IN</sub> PL | —   | ADC Anti-alias Filter Capacitor (+), Lch                                                |
| 11  | VCOM               | —   | DAC Output Common                                                                       |
| 12  | V <sub>OUT</sub> R | OUT | DAC Analog Output, Rch                                                                  |
| 13  | AGND2              | —   | DAC Analog Ground                                                                       |
| 14  | V <sub>CC</sub> 2  | —   | DAC Analog Power Supply                                                                 |
| 15  | V <sub>OUT</sub> L | OUT | DAC Analog Output, Lch                                                                  |
| 16  | LRCIN              | IN  | Sample Rate Clock Input (f <sub>S</sub> ) <sup>(2)</sup>                                |
| 17  | BCKIN              | IN  | Bit Clock Input                                                                         |
| 18  | DIN                | IN  | Data Input                                                                              |
| 19  | DOUT               | OUT | Data Output                                                                             |
| 20  | XTI                | IN  | Oscillator Input                                                                        |
| 21  | XTO                | OUT | Oscillator Output                                                                       |
| 22  | CLKIO              | I/O | Buffered Output of Oscillator or External Clock Input <sup>(2)</sup>                    |
| 23  | V <sub>DD</sub>    | —   | Digital Power Supply                                                                    |
| 24  | DGND               | —   | Digital Ground                                                                          |
| 25  | MC/FMT2            | IN  | Serial Control Bit Clock (PCM3000)/Data<br>Format Control 2 (PCM3001) <sup>(1, 2)</sup> |
| 26  | MD/FMT1            | IN  | Serial Control Data (PCM3000)/Data Format Control 1 (PCM3001) <sup>(1, 2)</sup>         |
| 27  | ML/FMT0            | IN  | Serial Control Strobe Pulse/Data Format<br>Control 0 (PCM3001) <sup>(1, 2)</sup>        |
| 28  | RSTB               | IN  | Reset <sup>(1)</sup>                                                                    |

NOTES: (1) With  $70k\Omega$  typical internal pull-up resistor. (2) Schmitt trigger input.



## TYPICAL PERFORMANCE CURVES ADC SECTION

At  $T_A = +25^{\circ}C$ ,  $V_{CC} = V_{DD} = +5V$ ,  $f_{IN} = 1.0kHz$ ,  $V_{IN} = 2.9Vp$ -p, and SYSCLK =  $384f_S$ , unless otherwise noted.



PCM3000/3001



Resolution

18-Bit

16-Bit

# TYPICAL PERFORMANCE CURVES DAC SECTION

At T<sub>A</sub> = +25°C, V<sub>CC</sub> = V<sub>DD</sub> = +5V, f<sub>IN</sub> = 1.0kHz, and SYSCLK = 384f<sub>S</sub>, unless otherwise noted.





# **TYPICAL PERFORMANCE CURVES**

At  $T_A = +25^{\circ}$ C,  $V_{CC} = V_{DD} = +5$ V, and SYSCLK = 384f<sub>S</sub>, unless otherwise noted.

#### ADC DIGITAL FILTER







HIGH PASS FILTER RESPONSE



ANTI-ALIASING FILTER



PCM3000/3001

7

# **TYPICAL PERFORMANCE CURVES**

At  $T_A$  = +25°C,  $V_{CC}$  =  $V_{DD}$  = +5V, and SYSCLK = 384f<sub>S</sub>, unless otherwise noted.

#### DAC DIGITAL FILTER





PCM3000/3001



10M

1M



-60

10

100

1k

10k

Frequency (Hz)

100k

#### **BLOCK DIAGRAM**





FIGURE 1. Analog Front-End (Single-Channel).



# PCM AUDIO INTERFACE

The three-wire digital audio interface for PCM3000/3001 is on LRCIN (Pin 16), BCKIN (Pin 17), DIN (Pin 18), and DOUT (Pin 19). PCM3000/3001 can operate with seven different data formats. For PCM3000, these formats are selected through PROGRAM REGISTER 3 in the software mode. For PCM3001, data formats are selected by pinstrapping the three format pins. Figures 2, 3 and 4 illustrate audio data input/output format and timing.

PCM3000/3001 can accept 32, 48, or 64 bit clocks (BCKIN) in one clock of LRCIN. Only formats 0, 2, and 6 can be selected when 32 bit clocks/LRCIN are applied.



FIGURE 2. Audio Data Input/Output Format.

PCM3000/3001



10



FIGURE 3. Audio Data Input/Output Format.



|                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                        | 1.4V<br>1.4V<br>1.4V                                                                                                                                                                                                                                                                                  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                                                                                                                                                                                                                                               | X                                                                                                                                      | <u>- t<sub>LDO</sub></u><br>0.5 x V <sub>DD</sub>                                                                                                                                                                                                                                                     |  |
| BCKIN Pulse Cycle Time                                                                                                                                                                                                                                                                                                                        |                                                                                                                                        | 0.5 x V <sub>DD</sub><br>300ns (min)                                                                                                                                                                                                                                                                  |  |
| DOUT                                                                                                                                                                                                                                                                                                                                          | t <sub>BCY</sub>                                                                                                                       | 0.5 x V <sub>DD</sub>                                                                                                                                                                                                                                                                                 |  |
| BCKIN Pulse Cycle Time                                                                                                                                                                                                                                                                                                                        |                                                                                                                                        | 0.5 x V <sub>DD</sub><br>300ns (min)                                                                                                                                                                                                                                                                  |  |
| BCKIN Pulse Cycle Time<br>BCKIN Pulse Width High                                                                                                                                                                                                                                                                                              | t <sub>BCH</sub>                                                                                                                       | 0.5 x V <sub>DD</sub><br>300ns (min)<br>120ns (min)                                                                                                                                                                                                                                                   |  |
| DOUT                                                                                                                                                                                                                                                                                                                                          | t <sub>BCH</sub><br>t <sub>BCL</sub>                                                                                                   | 0.5 x V <sub>DD</sub><br>300ns (min)<br>120ns (min)<br>120ns (min)                                                                                                                                                                                                                                    |  |
| DOUT<br>BCKIN Pulse Cycle Time<br>BCKIN Pulse Width High<br>BCKIN Pulse Width Low<br>BCKIN Rising Edge to LRCIN Edge<br>LRCIN Edge to BCKIN Rising Edge<br>LRCIN Pulse Width                                                                                                                                                                  | t <sub>BCH</sub><br>t <sub>BCL</sub><br>t <sub>BL</sub>                                                                                | <ul> <li> 0.5 x V<sub>DD</sub></li> <li>300ns (min)</li> <li>120ns (min)</li> <li>120ns (min)</li> <li>40ns (min)</li> <li>40ns (min)</li> <li>t<sub>BCY</sub> (min)</li> </ul>                                                                                                                       |  |
| BCKIN Pulse Cycle Time<br>BCKIN Pulse Width High<br>BCKIN Pulse Width Low<br>BCKIN Rising Edge to LRCIN Edge<br>LRCIN Edge to BCKIN Rising Edge<br>LRCIN Pulse Width<br>DIN Set-up Time                                                                                                                                                       | t <sub>BCH</sub><br>t <sub>BCL</sub><br>t <sub>BL</sub><br>t <sub>LB</sub>                                                             | <ul> <li> 0.5 x V<sub>DD</sub></li> <li>300ns (min)</li> <li>120ns (min)</li> <li>120ns (min)</li> <li>40ns (min)</li> <li>40ns (min)</li> <li>40ns (min)</li> <li>40ns (min)</li> <li>40ns (min)</li> </ul>                                                                                          |  |
| DOUT<br>BCKIN Pulse Cycle Time<br>BCKIN Pulse Width High<br>BCKIN Pulse Width Low<br>BCKIN Rising Edge to LRCIN Edge<br>LRCIN Edge to BCKIN Rising Edge<br>LRCIN Pulse Width<br>DIN Set-up Time<br>DIN Hold Time                                                                                                                              | t <sub>BCH</sub><br>t <sub>BCL</sub><br>t <sub>BL</sub><br>t <sub>LB</sub><br>t <sub>LRP</sub>                                         | <ul> <li>300ns (min)</li> <li>120ns (min)</li> <li>120ns (min)</li> <li>40ns (min)</li> </ul>                                                                                 |  |
| DOUT          BCKIN Pulse Cycle Time         BCKIN Pulse Width High         BCKIN Pulse Width Low         BCKIN Rising Edge to LRCIN Edge         LRCIN Edge to BCKIN Rising Edge         LRCIN Pulse Width         DIN Set-up Time         DIN Hold Time         DOUT Delay Time to BCKIN Falling Edge                                       | t <sub>BCH</sub><br>t <sub>BCL</sub><br>t <sub>BL</sub><br>t <sub>LB</sub><br>t <sub>LRP</sub><br>t <sub>DIS</sub>                     | <ul> <li>300ns (min)</li> <li>120ns (min)</li> <li>120ns (min)</li> <li>40ns (min)</li> </ul> |  |
| DOUT          BCKIN Pulse Cycle Time         BCKIN Pulse Width High         BCKIN Pulse Width Low         BCKIN Rising Edge to LRCIN Edge         LRCIN Edge to BCKIN Rising Edge         LRCIN Pulse Width         DIN Set-up Time         DIN Hold Time         DOUT Delay Time to BCKIN Falling Edge         DOUT Delay Time to LRCIN Edge | t <sub>BCH</sub><br>t <sub>BCL</sub><br>t <sub>BL</sub><br>t <sub>LB</sub><br>t <sub>LRP</sub><br>t <sub>DIS</sub><br>t <sub>DIH</sub> | <ul> <li>300ns (min)</li> <li>120ns (min)</li> <li>120ns (min)</li> <li>120ns (min)</li> <li>40ns (min)</li> <li>40ns (min)</li> <li>40ns (min)</li> <li>40ns (min)</li> <li>40ns (min)</li> <li>40ns (max)</li> <li>40ns (max)</li> <li>40ns (max)</li> </ul>                                        |  |
| DOUT          BCKIN Pulse Cycle Time         BCKIN Pulse Width High         BCKIN Pulse Width Low         BCKIN Rising Edge to LRCIN Edge         LRCIN Edge to BCKIN Rising Edge         LRCIN Pulse Width         DIN Set-up Time         DIN Hold Time         DOUT Delay Time to BCKIN Falling Edge                                       | t <sub>BCH</sub><br>t <sub>BL</sub><br>t <sub>LB</sub><br>t <sub>LRP</sub><br>t <sub>DIS</sub><br>t <sub>DIH</sub><br>t <sub>BDO</sub> | <ul> <li>300ns (min)</li> <li>120ns (min)</li> <li>120ns (min)</li> <li>40ns (min)</li> </ul> |  |

FIGURE 4. Audio Data Input/Output Timing.

## SYSTEM CLOCK

The system clock for PCM3000/3001 must be either  $256f_s$ ,  $384f_s$  or  $512f_s$ , where  $f_s$  is the audio sampling frequency. The system clock can be either a crystal oscillator placed between XTI (Pin 20) and XTO (Pin 21), or an external clock input. If an external clock is used, the clock is provided to either XTI or CLKIO (Pin 22), and XTO is open. PCM3000/3001 has an XTI clock detection circuit which senses if an XTI clock is operating. When the external clock is delivered to XTI, CLKIO is a buffered output of XTI. When XTI is connected to ground, the external clock must be tied to CLKIO. For best performance, the "External Clock Input 2" circuit in Figure 5 is recommended.

PCM3000/3001 also has a system clock detection circuit which automatically senses if the system clock is operating at  $256f_S$ ,  $384f_S$ , or  $512f_S$ . When  $384f_S$  or  $512f_S$  system clock is used, the clock is divded into  $256f_S$  automatically. The  $256f_S$  clock is used to operate the digital filter and the modulator.

Table I lists the relationship of typical sampling frequencies and system clock frequencies, and Figures 5 and 6 illustrate the typical system clock connections and external system clock timing.

| SAMPLING RATE FREQUENCY<br>(kHz) | SYSTEM CLOCK FREQUENCY<br>(MHz) |                   |                   |  |  |  |
|----------------------------------|---------------------------------|-------------------|-------------------|--|--|--|
|                                  | 256f <sub>s</sub>               | 384f <sub>s</sub> | 512f <sub>s</sub> |  |  |  |
| 32                               | 8.1920                          | 12.2880           | 16.3840           |  |  |  |
| 44.1                             | 11.2896                         | 16.9340           | 22.5792           |  |  |  |
| 48                               | 12.2880                         | 18.4320           | 24.5760           |  |  |  |

TABLE I. System Clock Frequencies.

#### RESET

PCM3000/3001 has an internal power-on reset circuit, as well as an external forced reset (RSTB, Pin 28). The internal power-on reset initializes (resets) when the supply voltage  $V_{DD} > 4V$  (typ). External forced reset occurs when RSTB = LOW, setting the outputs of the DAC to  $V_{CC}/2$ . The power-on reset has an initialization period equal to 1024 system clock periods after  $V_{DD} > 4V$  and RSTB = "HIGH". During





FIGURE 5. System Clock Connections.



FIGURE 6. External System Clock Timing.



the initialization period, the outputs of the DAC are invalid, and the analog outputs are forced to  $V_{CC}/2$ . The output of the ADC is also invalid during initialization or forced reset, and the digital outputs are forced to all zeroes. Digital output data is valid after 4096/f<sub>S</sub> once reset conditions are removed. Figures 7 and 8 illustrate the power-on reset and reset-pin reset timing.

# SYNCHRONIZATION WITH THE DIGITAL AUDIO SYSTEM

PCM3000/3001 operates with LRCIN synchronized to the system clock. The CODEC does not require any specific phase relationship between LRCIN and the system clock, but there must be synchronization. If the synchronization between the system clock and LRCIN changes more than 6 bit

| FUNCTION                                 | ADC/DAC | DEFAULT (PCM3000/3001)                              |
|------------------------------------------|---------|-----------------------------------------------------|
| Audio Data Format (7 Selectable Formats) | ADC/DAC | DAC: 16-bit, MSB-first, Right-Justified             |
|                                          |         | ADC: 16-bit, MSB-first, Left-Justified              |
| LRCIN Polarity                           | ADC/DAC | Left/Right = High/Low                               |
| Loop Back Control                        | ADC/DAC | OFF                                                 |
| Left Channel Attenuation                 | DAC     | 0dB                                                 |
| Right Channel Attenuation                | DAC     | 0dB                                                 |
| Attenuation Control                      | DAC     | Left Channel and Right Channel = Individual Control |
| Infinite Zero Detection                  | DAC     | OFF                                                 |
| DAC Output Control                       | DAC     | Output Enabled                                      |
| Soft Mute Control                        | DAC     | OFF                                                 |
| De-emphasis (OFF, 32kHz, 44.1kHz, 48kHz) | DAC     | OFF                                                 |
| Power Down Control                       | ADC     | OFF                                                 |
| High Pass Filter Operation               | ADC     | ON                                                  |

TABLE II. Selectable Functions.



FIGURE 7. Internal Power-On Reset Timing.



FIGURE 8. External Forced Reset Timing.



FIGURE 9. Control Data Input Format.



clocks (BCKIN) during one sample (LRCIN) period because of phase jitter on LRCIN, internal operation of the DAC will stop within  $1/f_s$ , and the analog output will be forced to bipolar zero ( $V_{CC}/2$ ) until the system clock is re-synchronized to LRCIN. Internal operation of the ADC will also stop with  $1/f_s$ , and the digital output codes will be set to bipolar zero until re-synchronization occurs. If LRCIN is synchronized with 5 or less bit clocks to the system clock, operation will be normal.

Figures 10 and 11 illustrate the effects on the output when synchronization is lost. Before the outputs are forced to bipolar zero (<1/f<sub>S</sub> seconds), the outputs are not defined and

some noise may occur. During the transitions between normal data and undefined states, the output has discontinuities, which will cause output noise.

## **OPERATIONAL CONTROL**

PCM3000 can be controlled in a software mode with a three-wire serial interface on MC (Pin 25), MD (Pin 26), and ML (Pin 27). Table II indicates selectable functions, and Figures 9 and 12 illustrate control data input format and timing. PCM3001 only allows for control of data format.



FIGURE 10. DAC Output and ADC Output for Reset and Power-Down.



FIGURE 11. DAC Output and ADC Output When Synchronization is Lost.





#### MAPPING OF PROGRAM REGISTERS

|            | B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8   | B7   | B6  | B5  | B4   | B3   | B2   | B1  | B0   |
|------------|-----|-----|-----|-----|-----|-----|----|------|------|-----|-----|------|------|------|-----|------|
| REGISTER 0 | res | res | res | res | res | A1  | A0 | LDL  | AL7  | AL6 | AL5 | AL4  | AL3  | AL2  | AL1 | AL0  |
| REGISTER 1 | res | res | res | res | res | A1  | A0 | LDR  | AR7  | AR6 | AR5 | AR4  | AR3  | AR2  | AR1 | AR0  |
|            | 163 | 163 | 163 | 163 | 163 |     | 70 | LDIX |      |     | AIN |      | AIN  | AINZ |     | 7110 |
| REGISTER 2 | res | res | res | res | res | A1  | A0 | PDWN | BYPS | res | ATC | IZD  | OUT  | DM1  | DM0 | MUT  |
| -          |     |     |     |     |     |     |    |      |      |     |     |      |      |      |     |      |
| REGISTER 3 | res | res | res | res | res | A1  | A0 | res  | res  | res | LOP | FMT2 | FMT1 | FMT0 | LRP | res  |

### **PROGRAM REGISTER (PCM3000)**

The software mode allows the user to control special functions. PCM3000's special functions are controlled using four program registers which are 16 bits long. There are four distinct registers, with bits 9 and 10 determining which register is in use. Table III describes the functions of the four registers.

| REGISTER<br>NAME | BIT<br>NAME                                                             | DESCRIPTION                                                                                                                                                                                                                                                                                              |
|------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register 0       | A (1:0)<br>res<br>LDL<br>AL (7:0)                                       | Register Address "00"<br>Reserved, should be set to "0"<br>DAC Attenuation Data Load Control for Lch<br>Attenuation Data for Lch                                                                                                                                                                         |
| Register 1       | A (1:0)<br>res<br>LDR<br>AR (7:0)                                       | Register Address "01"<br>Reserved, should be set to "0"<br>DAC Attenuation Data Load Control for Rch<br>DAC Attenuation for Rch                                                                                                                                                                          |
| Register 2       | A (1:0)<br>res<br>PDWN<br>BYPS<br>ATC<br>IZD<br>OUT<br>DEM (1:0)<br>MUT | Register Address "10"<br>Reserved, should be set to "0"<br>ADC Power Down Control<br>ADC High-Pass Filter Operation Control<br>DAC Attenuation Data Mode Control<br>DAC Infinite Zero Detection Circuit Control<br>DAC Output Enable Control<br>DAC De-emphasis Control<br>Lch and Rch Soft Mute Control |
| Register 3       | A (1:0)<br>res<br>LOP<br>FMT (2:0)<br>LRP                               | Register Address "11"<br>Reserved, should be set to "0"<br>ADC/DAC Analog Loop-back Control<br>ADC/DAC Audio Data Format Selection<br>ADC/DAC Polarity of LR-clock Selection                                                                                                                             |

TABLE III. Functions of the Registers.



#### **PROGRAM REGISTER 0**

A (1:0): Bit 10, 9 Register Address

Bit 11:15 Reserved

These bits define the address for REGISTER 0:

| A1 | A0 |            |
|----|----|------------|
| 0  | 0  | Register 0 |

res:

These bits are reserved and should be set to "0".

This bit is used to simultaneously set analog outputs of the left and right channels. The output level is controlled by AL (7:0) attenuation data when this bit is set to "1". When set to "0", the new attenuation data will be ignored, and the output level will remain at the previous attenuation level. The LDR bit in REGISTER 1 has the equivalent function as LDL. When either LDL or LDR is set to "1", the output level of the left and right channels are simultaneously controlled.

LDL: Bit 8 DAC Attenuation Data Load Control for Left Channel

-0.07dB

ATTENUATION LEVEL

∞dB (Mute)

-48.16dB

0dB

#### **PROGRAM REGISTER 1**

AL (7:0)

01h

FEh

FFh

A (1:0): Register Address

res:

These bits define the address for REGISTER 1:

| A1          | A0       |            |
|-------------|----------|------------|
| 0           | 1        | Register 1 |
| Bit 15 : 11 | Reserved |            |

These bits are reserved and should be set to "0"

AL (7:0): Bit 7:0 DAC Attenuation Data for Left Channel

The attenuation level (ATT) is given by:

 $ATT = 20 \times \log_{10} (ATT data/255) (dB)$ 

AL7 and AL0 are MSB and LSB, respectively.

LDR: Bit 8 DAC Attenuation Data Load Control for Right Channel

> This bit is used to simultaneously set analog outputs of the left and right channels. The output level is controlled by AL (7:0) attenuation data when this bit is set to "1". When set to "0", the new attenuation data will be ignored, and the output level will remain at the previous attenuation level. The LDL bit in REGISTER 0 has the equivalent function as LDR. When either LDL or LDR is set to "1", the output level of the left and right channels are simultaneously controlled.

AR (7:0): Bit 7 : 0 DAC Attenuation Data for Left Channel

AR7 and AR0 are MSB and LSB respectively. See REGISTER 0 for the attenuation formula.

#### **PROGRAM REGISTER 2**

A (1:0): Bit 10, 9 Register Address

These bits define the address for REGISTER 2:

| A1 | A0 |            |
|----|----|------------|
| 1  | 0  | Register 2 |

res: Bit 15:11, 6 Reserved

These bits are reserved and should be set to "0".

PDWN: Bit 8 ADC Power-Down Control

This bit places the ADC section in a power-down mode, forcing the output data to all zeroes. This has no effect on the DAC section.

| PDWN |                          |
|------|--------------------------|
| 0    | Power Down Mode Disabled |
| 1    | Power Down Mode Enabled  |

BYPS: Bit 7 ADC High-Pass Filter Bypass Control

This bit determines enables or disables the highpass filter for the ADC.

| BYPS |                                      |
|------|--------------------------------------|
| 0    | High-Pass Filter Enabled             |
| 1    | High-Pass Filter Disabled (bypassed) |

ATC: Bit 5

nored.

Bit 5 DAC Attenuation Channel Control When set to "1", the REGISTER 0 attenuation data can be used for both DAC channels. In this case, the REGISTER 1 attenuation data is ig-

| ATC |                                             |
|-----|---------------------------------------------|
| 0   | Individual Channel Attenuation Data Control |
| 1   | Common Channel Attenuation Data Control     |

IZD: Bit 4 DAC Infinite Zero Detection Circuit Control

> This bit enables the Infinite Zero Detection Circuit in PCM3000. When enabled, this circuit will disconnect the analog output amplifier from the deltasigma DAC when the input is continuously zero for 65,536 consecutive cycles of BCKIN.

| IZD |                                  |
|-----|----------------------------------|
| 0   | Infinite Zero Detection Disabled |
| 1   | Infinite Zero Detection Enabled  |

OUT: Bit 3

DAC Output Enable Control

When set to "1", the outputs are forced to  $V_{CC}/2$  (bipolar zero). In this case, all registers in PCM3000 hold the present data. Therefore, when set to "0", the outputs return to the previous programmed state.

| OUT |                                        |
|-----|----------------------------------------|
| 0   | DAC Outputs Enabled (normal operation) |
| 1   | DAC Outputs Disabled (forced to BPZ)   |

DM (1:0):Bit 2,1 DAC De-emphasis Control

These bits select the de-emphasis mode as shown below:

|                        | DM0 | DM1 |
|------------------------|-----|-----|
| De-emphasis OFF        | 0   | 0   |
| De-emphasis 48kHz ON   | 1   | 0   |
| De-emphasis 44.1kHz ON | 0   | 1   |
| De-emphasis 32kHz ON   | 1   | 1   |

MUT:

Bit 0

DAC Soft Mute Control

When set to "1", both left and right-channel DAC outputs are muted at the same time. This muting is done by attenuating the data in the digital filter, so there is no audible click noise when soft mute is turned on.

| MUT |              |
|-----|--------------|
| 0   | Mute Disable |
| 1   | Mute Enable  |



#### **PROGRAM REGISTER 3**

A (1:0): Bit 10, 9 Register Address

These bits define the address for REGISTER 3:

| A1 | A0 |            |
|----|----|------------|
| 1  | 1  | Register 3 |
|    |    |            |

res: Bit 15:11, 8:6, 0 Reserved

These bits are reserved, and should be set to "0".

These bits determine the input and output audio data formats.

| FMT2 | FMT1 | FMT0 | DAC                                      | ADC                                   |
|------|------|------|------------------------------------------|---------------------------------------|
|      |      |      | Data Format                              | Data Format                           |
| 0    | 0    | 0    | 16-bit, MSB-first,<br>Right-justified    | 16-bit, MSB-first,<br>Left-justified  |
| 0    | 0    | 1    | 18-bit, MSB-first,<br>Right-justified    | 18-bit, MSB-first,<br>Left-justified  |
| 0    | 1    | 0    | 16-bit, MSB-first,<br>Right-justified    | 16-bit, MSB-first,<br>Right-justified |
| 0    | 1    | 1    | 18-bit, MSB-first,<br>Right-justified    | 18-bit, MSB-first,<br>Right-justified |
| 1    | 0    | 0    | 16-/18-bit, MSB-first,<br>Left-justified | 18-bit, MSB-first,<br>Left-justified  |
| 1    | 0    | 1    | 16-/18-bit, MSB-first, I <sup>2</sup> S  | 18-bit, MSB-first, I <sup>2</sup> S   |
| 1    | 1    | 0    | 16-bit, MSB-first,<br>DSP-frame          | 16-bit, MSB-first,<br>DSP-frame       |
| 1    | 1    | 1    | Reserved                                 |                                       |

LOP:

Bit 5

Bit 1

#### ADC to DAC Loop-back Control

When this bit is set to "1", the ADC's audio data is sent directly to the DAC. The data format will default to  $I^2S$ . In Format 6 (DSP Frame), Loopback is not supported.

| LOP |                   |
|-----|-------------------|
| 0   | Loop-back Disable |
| 1   | Loop-back Enable  |

LRP:

ADC and DAC Polarity of LR-clock Selection. Applies only to Formats 0 through 4.

| LRP |                                            |
|-----|--------------------------------------------|
| 0   | Left-Channel is "H", Right-Channel is "L". |
| 1   | Left-Channel is "L", Right-Channel is "H". |

#### PCM3001 DATA FORMAT CONTROL

The input and output data formats are controlled by pins 27 (FMT0), 26 (FMT1), and 25 (FMT2). Setting these pins to the same values shown for the bit-mapped PCM3001 controls the data formats.



FIGURE 13. Typical Connection Diagram for PCM3000/3001.

## APPLICATION AND LAYOUT CONSIDERATIONS

#### POWER SUPPLY BYPASSING

The digital and analog power supply lines to PCM3000/ 3001 should be bypassed to the corresponding ground pins with both  $0.1\mu$ F ceramic and  $10\mu$ F tantalum capacitors as close to the device pins as possible. Although PCM3000/ 3001 has three power supply lines to optimize dynamic performance, the use of one common power supply is generally recommended to avoid unexpected latch-up or pop noise due to power supply sequencing problems. If separate power supplies are used, back-to-back diodes are recommended to avoid latch-up problems.

#### GROUNDING

In order to optimize dynamic performance of PCM3000/ 3001, the analog and digital grounds are not internally connected. PCM3000/3001 performance is optimized with a single ground plane for all returns. It is recommended to tie all PCM3000/3001 ground pins with low impedance connections to the analog ground plane. PCM3000/3001 should reside entirely over this plane to avoid coupling high frequency digital switching noise into the analog ground plane.

#### **VOLTAGE INPUT PINS**

A tantalum capacitor, between  $2.2\mu$ F and  $10\mu$ F, is recommended as an AC-coupling capacitor at the inputs. Combined with the 15k $\Omega$  characteristic input impedance, a 2.2 $\mu$ F coupling capacitor will establish a 4.8Hz cutoff frequency for blocking DC. The input voltage range can be increased by adding a series resistor on the analog input line. This series resistor, when combined with the 15k $\Omega$  input impedance, creates a voltage divider and enables larger input ranges.

#### **V<sub>REF</sub> INPUTS**

A 4.7 $\mu$ F to 10 $\mu$ F tantalum capacitor is recommended between V<sub>REF</sub>L, V<sub>REF</sub>R, and AGND1 to ensure low source impedance for the ADC's references. These capacitors should be located as close as possible to the reference pins to reduce dynamic errors on the ADC reference.

#### CINP AND CINN INPUTS

A 470pF to 1000pF film capacitor is recommended between  $C_{IN}PL$  and  $C_{IN}NL$ ,  $C_{IN}PR$ , and  $C_{IN}NR$  to create an anti-alias filter, which will have an 170kHz to 80kHz cut-off frequency. These capacitors should be located as close as possible to the  $C_{IN}P$  and  $C_{IN}N$  pins to avoid introducing unexpected noise or dynamic errors into the delta-sigma modulator.

#### VCOM INPUTS

A  $4.7\mu$ F to  $10\mu$ F tantalum capacitor is recommended between VCOM and AGND2 to ensure low source impedance of the DAC output common. This capacitor should be located as close as possible to the VCOM pin to reduce dynamic errors on the DAC common.

#### SYSTEM CLOCK

The quality of the system clock can influence dynamic performance of both the ADC and DAC in the PCM3000/ 3001. The duty cycle, jitter, and threshold voltage at the system clock input pin must be carefully managed. When power is supplied to the part, the system clock, bit clock (BCKIN) and a word clock (LCRIN) should also be supplied simultaneously. Failure to supply the audio clocks will result in a power dissipation increase of up to three times normal dissipation and may degrade long term reliability if the maximum power dissipation limit is exceeded.

#### **RSTB CONTROL**

If the capacitance between  $V_{REF}$  and VCOM exceeds 4.7 $\mu$ F, an external reset control delay time circuit must be used.

## THEORY OF OPERATION ADC SECTION

The PCM3000/3001 ADC consists of a bandgap reference, a stereo single-to-differential converter, a fully differential 5th-order delta-sigma modulator, a decimation filter (including digital high pass), and a serial interface circuit. The Block Diagram in this data sheet illustrates the architecture of the ADC section, Figure 1 shows the single-to-differential converter, and Figure 14 illustrates the architecture of the 5th-order delta-sigma modulator and transfer functions.



FIGURE 14. Simplified 5th-Order Delta-Sigma Modulator.



An internal high precision reference with two external capacitors provides all reference voltages which are required by the ADC, which defines the full scale range for the converter. The internal single-to-differential voltage converter saves the design, space and extra parts needed for external circuitry required by many delta-sigma converters. The internal full differential signal processing architecture provides a wide dynamic range and excellent power supply rejection performance.

The input signal is sampled at 64X oversampling rate, eliminating the need for a sample-and-hold circuit, and simplifying anti-alias filtering requirements. The 5th-order delta-sigma noise shaper consists of five integrators which use a switched-capacitor topology, a comparator and a feedback loop consisting of a one-bit DAC. The delta-sigma modulator shapes the quantization noise, shifting it out of the audio band in the frequency domain. The high order of the modulator enables it to randomize the modulator outputs, reducing idle tone levels.

The  $64f_s$  one-bit data stream from the modulator is converted to  $1f_s$  18-bit data words by the decimation filter, which also acts as a low pass filter to remove the shaped quantization noise. The DC components are removed by a high pass filter function contained within the decimation filter.

### THEORY OF OPERATION

#### DAC SECTION

The delta-sigma DAC section of PCM3000/3001 is based on a 5-level amplitude quantizer and a 3rd-order noise shaper. This section converts the oversampled input data to 5-level delta-sigma format. A block diagram of the 5-level deltasigma modulator is shown in Figure 15. This 5-level deltasigma modulator has the advantage of stability and clock jitter sensitivity over the typical one-bit (2 level) delta-sigma modulator.

The combined oversampling rate of the delta-sigma modulator and the internal 8X interpolation filter is  $64f_S$  for a  $256f_S$ system clock. The theoretical quantization noise performance of the 5-level delta-sigma modulator is shown in Figure 16.





FIGURE 16. Quanitzation Noise Spectrum.



FIGURE 15. 5-Level  $\Delta\Sigma$  Modulator Block Diagram.

BBB PCM3000/3001