



# **ISO113**

# Low-Cost, High-Voltage, Internally Powered OUTPUT ISOLATION AMPLIFIER

### **FEATURES**

- SELF-CONTAINED ISOLATED SIGNAL AND OUTPUT POWER
- SMALL PACKAGE SIZE: Double-Wide (0.6") Sidebraze DIP
- CONTINUOUS AC BARRIER RATING: 1500Vrms
- WIDE BANDWIDTH: 20kHz Small Signal, 20kHz Full Power
- BUILT-IN ISOLATED OUTPUT POWER: ±10V to ±18V Input, ±50mA Output
- MULTICHANNEL SYNCHRONIZATION CAPABILITY
- BOARD AREA ONLY 0.72in.<sup>2</sup> (4.6cm<sup>2</sup>)

### **APPLICATIONS**

- 4mA TO 20mA V/I CONVERTERS
- MOTOR AND VALVE CONTROLLERS
- ISOLATED RECORDER OUTPUTS
- MEDICAL INSTRUMENTATION OUTPUTS
- GAS ANALYZERS

### DESCRIPTION

The ISO113 output isolation amplifier provides both signal and output power across an isolation barrier in a small double-wide DIP package. The ceramic non-hermetic hybrid package with side-brazed pins contains a transformer-coupled DC/DC converter and a capacitor-coupled signal channel.

Extra power is available on the isolated output side for driving external loads. The converter is protected from shorts to ground with an internal current limit, and the soft-start feature limits the initial currents from the power source. Multiple-channel synchronization can be accomplished by applying a TTL clock signal to paralleled Sync pins. The Enable control is used to turn off transformer drive while keeping the signal channel modulator active. This feature provides a convenient way to reduce quiescent current for low power applications.

The wide barrier pin spacing and internal insulation allow for the generous 1500Vrms continuous rating. Reliability is assured by 100% barrier breakdown testing that conforms to UL1244 test methods. Low barrier capacitance minimizes AC leakage currents.

These specifications and built-in features make the ISO113 easy to use, and provides for compact PC board layout.



## **SPECIFICATIONS**

### ELECTRICAL

At  $T_{_{\rm A}}$  = +25°C and  $V_{_{\rm CC1}}$  = ±15V, ±15mA output current unless otherwise noted.

| PARAMETER                                                                                                                                                                     | CONDITIONS                                                                                                                                                                     | ISO113                    |                                                                     | ISO113B                       |             |                             |                            |                                                                              |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------------------------------------------------|-------------------------------|-------------|-----------------------------|----------------------------|------------------------------------------------------------------------------|
|                                                                                                                                                                               |                                                                                                                                                                                | MIN                       | TYP                                                                 | MAX                           | MIN         | ТҮР                         | MAX                        | UNITS                                                                        |
| ISOLATION<br>Rated Continuous Voltage<br>AC, 60Hz<br>DC<br>Test Breakdown, 100% AC, 60Hz<br>Isolation-Mode Rejection<br>Barrier Impedance                                     | $\begin{array}{c} T_{\text{MIN}} \text{ to } T_{\text{MAX}} \\ T_{\text{MIN}} \text{ to } T_{\text{MAX}} \\ 10 \\ 10 \\ 1500 \text{Vrms, 60Hz} \\ 2121 \text{VDC} \end{array}$ | 1500<br>2121<br>5657      | 130<br>160<br>10 <sup>12</sup>    9                                 |                               | *<br>*<br>* | *<br>*                      |                            | Vrms<br>VDC<br>Vpk<br>dB<br>dB<br>Ω    pF                                    |
| Leakage Current                                                                                                                                                               | 240Vrms, 60Hz                                                                                                                                                                  |                           | 1                                                                   | 2                             |             | *                           | *                          | μΑ                                                                           |
| <b>GAIN</b><br>Nominal<br>Initial Error<br>Gain vs Temperature<br>Nonlinearity                                                                                                | $V_o = -10V$ to $10V$<br>$V_o = -5V$ to $5V$                                                                                                                                   |                           | $1 \\ \pm 0.3 \\ \pm 60 \\ \pm 0.05 \\ \pm 0.02$                    | ±0.5<br>±100<br>±0.1<br>±0.04 |             | *<br>±20<br>±0.03<br>±0.012 | *<br>±50<br>±0.05<br>±0.02 | V/V<br>%FSR<br>ppm/°C<br>%FSR<br>%FSR                                        |
| INPUT OFFSET VOLTAGE<br>Initial Offset<br>vs Temperature<br>vs Power Supplies<br>vs Output Supply Load                                                                        | V <sub>cc2</sub> = ±10 to ±18V<br>I <sub>o</sub> = 0 to ±50mA                                                                                                                  |                           | ±20<br>±300<br>0.9<br>±0.3                                          | ±60<br>±500                   |             | *<br>±100<br>*              | *<br>±250                  | mV<br>μV/°C<br>mV/V<br>mV/mA                                                 |
| SIGNAL INPUT<br>Voltage Range<br>Resistance                                                                                                                                   | Output Voltage in Range                                                                                                                                                        | ±10                       | ±15<br>200                                                          |                               | *           | *                           |                            | V<br>kΩ                                                                      |
| SIGNAL OUTPUT<br>Voltage Range<br>Current Drive<br>Ripple Voltage, 800kHz Carrier<br>Capacitive Load Drive<br>Voltage Noise                                                   | 400Ω/4.7nF (See Figure 4)                                                                                                                                                      | ±10<br>±5                 | ±12.5<br>±15<br>25<br>5<br>1000<br>4                                |                               | *           | *<br>*<br>*<br>*            |                            | V<br>mA<br>mVp-p<br>mVp-p<br>pF<br>μV/√Hz                                    |
| FREQUENCY RESPONSE<br>Small Signal Bandwidth<br>Slew Rate<br>Settling Time                                                                                                    | 0.1%, -10/10V                                                                                                                                                                  |                           | 20<br>1.5<br>75                                                     |                               |             | *<br>*<br>*                 |                            | kHz<br>V/μs<br>μs                                                            |
| POWER SUPPLIES<br>Rated Voltage, V <sub>CC1</sub><br>Voltage Range<br>Input Current<br>Ripple Current<br>Rated Output Voltage<br>Output<br>Load Regulation<br>Line Regulation | $I_o = \pm 15 \text{mA}$<br>$I_o = 0 \text{mA}$<br>No Filter<br>$C_{N} = 1 \mu F$<br>Load = 15 mA<br>50 mA Balanced Load<br>100 mA Single-Ended Load<br>Balanced Load          | ±10<br>±14.25<br>10<br>10 | ±15<br>+90/-4.5<br>+60/-4.5<br>60<br>3<br>±15<br>0.3<br>1.12<br>2.5 | ±18<br>±15.75                 | *           | * * * * * * * * *           | *                          | V<br>V<br>mA<br>mAp-p<br>mAp-p<br>V<br>V<br>V<br>V<br>V<br>V<br>V/V<br>MV/°C |
| Output Voltage vs Temperature<br>Voltage Balance, ±V <sub>cc2</sub><br>Voltage Ripple (800kHz)<br>Output Capacitive Load<br>Sync Frequency                                    | No External Capacitors<br>$C_{EXT} = 1\mu F$<br>Sync-Pin Grounded <sup>(2)</sup>                                                                                               |                           | 2.5<br>0.05<br>50<br>5<br>1.6                                       | 1                             |             | * * *                       | *                          | mV/ <sup>3</sup> C<br>%<br>mVp-p<br>mVp-p<br>μF<br>MHz                       |
| TEMPERATURE RANGE<br>Specification<br>Operating<br>Storage<br>Specifications same as ISO113.                                                                                  |                                                                                                                                                                                | -25<br>-25<br>-25         |                                                                     | +85<br>+85<br>+125            | *<br>*<br>* |                             | *<br>*                     | ℃<br>℃<br>℃                                                                  |

\*Specifications same as ISO113.

NOTE: (1) Conforms to UL1244 test methods. 100% tested at 1500Vrms for 1 minute. (2) If using external synchronization with a TTL-level clock, frequency should be between 1.2MHz and 2MHz with a duty-cycle greater than 25%.



#### **PIN CONFIGURATION**



#### PACKAGE INFORMATION<sup>(1)</sup>

| MODEL  | PACKAGE    | PACKAGE DRAWING<br>NUMBER |
|--------|------------|---------------------------|
| ISO113 | 24-Pin DIP | 231                       |

NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix D of Burr-Brown IC Data Book.

### ABSOLUTE MAXIMUM RATINGS

| Supply Without Damage              | ±18V                     |
|------------------------------------|--------------------------|
| V <sub>IN</sub> , Sense Voltage    |                          |
| Com, to Gnd,                       |                          |
| Enable, Sync                       | Gnd to +V <sub>cc1</sub> |
| Continuous Isolation Voltage       | 1500Vrms                 |
| V <sub>ISO</sub> , dv/dt           | 20kV/μs                  |
| Junction Temperature               | +150°C                   |
| Storage Temperature                | –25°C to +125°C          |
| Lead Temperature, 10s              | +300°C                   |
| Output Short to Gnd Duration       | Continuous               |
| $\pm V_{_{CC2}}$ to Gnd 2 Duration | Continuous               |

## ELECTROSTATIC DISCHARGE SENSITIVITY

Any integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet published specifications.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.



### **TYPICAL PERFORMANCE CURVES**

 $\rm T_{A}$  = +25°C,  $\rm V_{CC1}$  = ±15VDC, ±15mA output current unless otherwise noted.





## **TYPICAL PERFORMANCE CURVES (CONT)**

 $T_{A} = +25^{\circ}C$ ,  $V_{CC1} = \pm 15VDC$ ,  $\pm 15mA$  output current unless otherwise noted.









FIGURE 1. Signal and Power Connections.

### THEORY OF OPERATION

The block diagram on the front page shows the isolation amplifier's synchronized signal and power configuration, which eliminate beat frequency interference. A proprietary 800kHz oscillator chip, power MOSFET transformer drivers, patented square core wirebonded transformer, and single chip diode bridge provide power to the output side of the isolation amplifier as well as external loads. The signal channel capacitively couples a duty-cycle encoded signal across the ceramic high-voltage barrier built into the package. A proprietary transmitter-receiver pair of integrated circuits, laser trimmed at wafer level, and coupled through a pair of matched "fringe" capacitors, results in a simple, reliable design.

#### SIGNAL AND POWER CONNECTIONS

Figure 1 shows the proper power supply and signal connections. All power supply pins should be bypassed as shown with the  $\pi$  filter for +V<sub>CC1</sub>, an option recommended if more than ±15mA are drawn from the isolated supply. Separate rectifier output pins  $(\pm V_{CC2})$  and amplifier supply input pins  $(\pm V_{c})$  allow additional ripple filtering and/or regulation. The separate input common pin and output sense are low current inputs tied to the signal source ground, and output load, respectively, to minimize errors due to IR drop in long conductors. Otherwise, connect Com 1 to Gnd 1, and Sense to V<sub>OUT</sub> at the ISO113 socket. The enable pin may be left open if the ISO113 is continuously operated. If not, a TTL low level will disable the internal DC/DC converter. The Sync input must be grounded for unsynchronized operation while a 1.2MHz to 2MHz TTL clock signal provides synchronization of multiple units.

The ISO113 isolation amplifier contains a transformercoupled DC/DC converter that is powered from the input side of the isolation amplifier. All power supply pins (2, 4, 13, 14, 15, and 16) of the ISO113 have an internal  $0.1\mu$ F capacitor to ground. L<sub>1</sub> is used to slow down fast changes in the input current to the DC/DC converter. C<sub>1</sub> is used to help regulate the voltage ripple caused by the current demands of the converter. L<sub>1</sub>, C<sub>1</sub>, and C<sub>2</sub> are optional, however, recommended for low noise applications.

The DC/DC converter creates an unregulated  $\pm 15V$  output to  $\pm V_{CC2}$ . If the ISO113 is the only device using the DC/DC converter for power, pins 13 and 14 and pins 15 and 16 can be connected directly without  $C_0$  or  $L_0$  in the circuit. If an external capacitor is used in this configuration, it should not exceed 1µF. This configuration is possible because the isolation amplifier and the DC/DC converter are synchronized internally.

If additional devices are powered by the DC/DC converter of the ISO113, the application may require that the ripple voltage of the ISO113 converter be attenuated, in which case,  $L_0$  and  $C_0$  should be added to the circuit. The inductor is used to attenuate the ripple current and a higher value capacitor can be used to reduce the ripple voltage even further.

#### **OPTIONAL GAIN AND OFFSET ADJUSTMENTS**

Rated gain accuracy and offset performance can be achieved with no external adjustments, but the circuit of Figure 2a may be used to provide a gain trim of  $\pm 0.5\%$  for the values shown. Greater range may be provided by increasing the size of R<sub>1</sub> and R<sub>2</sub>. Every 2k $\Omega$  increase in R<sub>1</sub> will give an additional 1%





FIGURE 2a. Gain Adjust.



FIGURE 2b. Gain Setting.

adjustment range, with  $R_2 \ge 2R_1$ . If safety or convenience dictate location of the adjustment potentiometer on the other side of the barrier from the position shown in Figure 2a, the position of  $R_1$  and  $R_2$  may be reversed.

Gains greater than 1 may be obtained by using the circuit of Figure 2b. Note that the effect of input referred errors will be multiplied at the output in proportion to the increase in gain. Also, the small-signal bandwidth will be decreased in inverse proportion to the increase in gain. In most instances, a precision gain block at the input of the isolation amplifier will provide better overall performance.

Figure 3 shows a method for trimming  $V_{os}$  of the ISO113. This circuit may be applied to Signal Com1. With the values shown, ±15V supplies and unity gain, the circuit will provide ±150mV adjustment range and 0.25mV resolution with a typical trim potentiometer. The output will have some sensitivity to power supply variations. For a ±100mV trim, power supply sensitivity is 8mV/V at the output.



FIGURE 3. Vos Adjust.

### **OPTIONAL OUTPUT FILTER**

Figure 4 shows an optional output ripple filter that reduces the 800kHz ripple voltage to <5mVp-p without compromising DC performance. The small signal bandwidth is extended above 30kHz as a result of this compensation.



FIGURE 4. Ripple Reduction.

#### MULTICHANNEL SYNCHRONIZATION

Synchronization of multiple ISO113s can be accomplished by connecting pin 3 of each device to an external TTL level oscillator, as shown in Figure 7. The PWS750-1 oscillator is convenient because its nominal synchronizing output frequency is 1.6MHz, resulting in a 800kHz carrier in the ISO113 (its nominal unsynchronized value). The open collector output typically switches 7.5mA to a 0.2V low level so that the external pull up resistor can be chosen for different pull-up voltages as shown in Figure 7. The number of channels synchronized by one PWS750-1 is determined by the total capacitance of the sync voltage conductors. They must be less than 1000pF to ensure TTL level switching at 800kHz. At higher frequencies the capacitance must be proportionally lower.

Customers can supply their own TTL level synchronization logic, provided the frequency is between 1.2MHz and 2MHz, and the duty cycle is greater than 25%.

Single or multichannel synchronization with reduced power dissipation for applications requiring less than  $\pm 15$ mA from  $V_{CC1}$  is accomplished by driving both the Sync input pin (3) and Enable pin (1) with the TTL oscillator as shown in Figure 5.



FIGURE 5. Reduced Power Dissipation.

### **ISOLATION BARRIER VOLTAGE**

The typical performance of the ISO113 under conditions of barrier voltage stress is indicated in the first two performance curves—Recommended Range of Isolation Voltage and IMR/ Leakage vs Frequency. At low barrier modulation



levels, errors can be determined by the IMRR characteristic. At higher barrier voltages, typical performance is obtained as long as the dv/dt across the barrier is below the shaded area in the first curve. Otherwise, the signal channel will be interrupted, causing the output to distort, and/or shift DC level. This condition is temporary, with normal operation resuming as soon as the transient subsides. Permanent damage to the integrated circuits occurs only if transients exceed  $20kV/\mu s$ . Even in this extreme case, the barrier integrity is assured.

### **APPLICATIONS**

#### HIGH VOLTAGE TESTING

The ISO113 was designed to reliably operate with 1500Vrms continuous isolation barrier voltage. To confirm barrier integrity, a two-step breakdown test is performed on 100% of the units. First, an 5657V peak, 60Hz barrier potential is applied for 10s to verify that the dielectric strength of the insulation is above this level. Following this exposure, a 1500Vrms, 60Hz potential is applied for one minute to conform to UL1244. Life-test results show reliable operation under continuous rated voltage and maximum operating temperature conditions.



FIGURE 6. Isolated Current Loop Driver.



FIGURE 7. Synchronized-Multichannel Isolation.

